# Contents

1 Introduction .................................................................................................................. 1
   1.1 About This Document ............................................................................................ 1
   1.2 The Board Support Package ................................................................................. 2
   1.3 BSP Development Process .................................................................................... 3
   1.4 Terminology ............................................................................................................. 4

2 Overview of a BSP ........................................................................................................ 5
   2.1 Introduction ............................................................................................................. 5
   2.2 Boot Sequence ......................................................................................................... 7
      2.2.1 Sequence Overview ................................................................................. 8
      2.2.2 Boot Sequence Configurations ............................................................... 11
      2.2.3 Architecture Considerations ................................................................... 14
      2.2.4 Detailed Boot Sequence ........................................................................... 15
   2.3 Components of a BSP ............................................................................................ 20
      2.3.1 Source and Include Files ......................................................................... 21
      README ................................................................................................... 22
      vtsLogs ....................................................................................................... 23
2.3.2 Derived Files ................................................................. 28

2.3.3 Required Data Variables .............................................. 29
  sysPhysMemDesc[ ] ......................................................... 29
  sysPhysMemDescNumEnt .............................................. 31
  sysBootLine ............................................................... 31
  sysExcMsg ................................................................. 31
  sysFlags ................................................................. 32

2.3.4 Required Routines ...................................................... 32
  sysBspRev( ) .............................................................. 33
  Timer Driver Routines .................................................... 33
  sysMemTop( ) .............................................................. 34
  sysPhysMemTop( ) ....................................................... 35
  sysModel( ) ............................................................... 35
  sysNvRamGet( ), sysNvRamSet( ) .................................. 36
  sysHwInit( ), sysHwInit2( ), sysSerialHwInit( ), sysSerialHwInit2( ) 36
  sysSerialChanGet( ) ................................................... 36
  sysToMonitor( ) ......................................................... 37

2.3.5 Required Macros .......................................................... 39

2.3.6 Optional Routines ....................................................... 42

2.3.7 Hardware Considerations ............................................ 42

2.4 The Development Environment .......................................... 43

2.4.1 BSP Debugging Methods ........................................... 44
  Primitive Tools .......................................................... 44
  Native Debug ROMs ....................................................... 45
  ROM Emulator ........................................................... 45
### 3.3.2 Projects ................................................................. 73

### 3.3.3 Adding Other Timers ............................................. 73

### 3.3.4 NVRAM .................................................................. 74

### 3.3.5 Cache, MMU, and DMA Devices ............................ 75

### 3.3.6 Boot ROMs ............................................................. 77

### 3.3.7 Providing Bus Interface Support ............................ 77
- PCI Bus Interface Support ............................................. 77
- PCI Configuration Example ......................................... 89
- PCI Show Routines .................................................... 95
- VME Bus Interface Support ......................................... 97
- USB Bus Interface Support ......................................... 98

### 3.3.8 Updating BSP-Specific Documentation .................. 98

### 3.3.9 Providing Additional Optional Device Support ........ 99
- Adding Ethernet Devices ............................................. 99
- Generic Driver Introduction ........................................ 102
- Multi-Mode Serial (SIO) Drivers .................................. 103
- Serial Drivers .......................................................... 106
- Timer ........................................................................ 106
- Power Management .................................................. 107
- Non-Volatile Memory ................................................ 109
- Scaling RAM Size ..................................................... 110
- Multi-Function Devices ............................................. 111
- SCSI-2 Devices ........................................................ 112
- Troubleshooting and Debugging ................................. 112

### 4 Debugging Your BSP .................................................. 115

#### 4.1 Introduction ............................................................. 115

#### 4.2 Basic Debugging Techniques ................................. 116

#### 4.2.1 Using LEDs as a Diagnostic Tool ......................... 117

#### 4.2.2 Verifying the Image Location ............................... 117

**Finding Addresses in the Image File** ................................ 117

**Finding Addresses in the Flash image** .......................... 118

**Finding Addresses in RAM** ......................................... 121
1.1 About This Document

This document describes, in general terms, the elements that make up a board support package (BSP), the requirements for a VxWorks BSP, and the general behavior of a BSP during the boot process. This guide outlines the steps needed to port an existing BSP to a new hardware platform or to write a new VxWorks BSP for custom hardware using a reference BSP or template BSP as a starting point. It also provides hints and tips for debugging a BSP and solving common BSP development problems.

The primary audience for this document is developers writing a custom BSP for a specific application’s platform, using an existing BSP as a starting point for reference. In most cases, the document assumes that the developer has a reference BSP similar to the required new BSP. Although this document is also useful for developers writing a new BSP without a reference BSP, the document and the reference BSP are intended for use together. If you are writing a completely new
BSP, there are template files available for use in lieu of the reference BSP. However, a template BSP is generally not as complete as a reference BSP.

During BSP development, you may want to consult the following VxWorks companion documents in addition to this manual:

- **VxWorks Device Driver Developer’s Guide**—This document discusses issues related to writing and porting device drivers to VxWorks.
- **VxWorks Hardware Considerations Guide**—This document discusses issues related to embedded hardware design, with a focus on VxWorks. It provides guidelines and suggestions for selecting hardware for a VxWorks-based project.

**NOTE:** In general, this document applies to VxWorks 5.5 users as well as VxWorks 6.x users. Features or requirements that apply to a specific version of VxWorks are marked where appropriate. VxWorks 5.5 users are strongly encouraged to review the *VxWorks BSP Developer’s Guide, 5.5* for additional information.

## 1.2 The Board Support Package

A board support package (BSP) is typically composed of C and assembly source files, header files, a makefile, a “readme” file containing version numbers and high-level modification history, and a `target.ref` or `target.nr` file containing documentation specific to the BSP.

The purpose of a BSP is to configure the VxWorks kernel for the specific hardware on your target board. In addition, the BSP provides an easy way to maintain portability across many different hardware configurations without having to customize the core OS (VxWorks). This portability is achieved by defining a boot procedure and a set of routines that are called during the boot process for configuration, and during normal operation for specific kinds of hardware access.

The BSP allows for a well-defined interface between your target hardware and the OS. During the boot process, the BSP routines must call core OS routines and device driver routines to configure a portion of the core OS as well as the device drivers. The OS and well-written device drivers then make calls to the BSP routines during system operation in order to make specific hardware requests.
Wind River provides processor-dependent software as part of each reference BSP. That is, the portions of the BSP that depend only on processor type are done for you. In addition, many hardware drivers are available for each processor type. You can often use these drivers without change or, in most other cases, you can easily modify the drivers to suit specific hardware.

### 1.3 BSP Development Process

In order to create a functioning BSP, the BSP writer must pass through several stages of BSP development. Briefly, these stages include:

- configuring the development environment
- minimal hardware or hardware simulator configuration
- gaining a clear understanding of the hardware
- creating a minimal, functioning kernel
- BSP cleanup and the addition of device drivers

Configuration of the development environment includes choosing, installing, and configuring a compiler, debugger, and other tools. You must also determine what download mechanism(s) to use, including how to program ROM or flash devices, and which hardware debugger to use, if any.

The first step of actual development is writing software to initialize the hardware to a quiescent state. That is, bringing the hardware to a state where it does not generate interrupts that the processor is unable to handle at this point during the system initialization process. Quiescent initialization code is usually created in assembly language and is typically a short piece of code. Additional code is necessary to reach the point where VxWorks is running. Most of this additional code is written in a higher-level language, such as C.

The amount of time required to bring a BSP to the point that VxWorks is running with just clock, serial, and Ethernet drivers varies greatly. In part, the amount of time depends on how close the reference BSP is to the target hardware, as well as the choice of development environment. It may also depend on what boot configurations are supported. If a hardware debugger, such as the Wind River ICE emulator, is available for debugging and flash programming, if a relatively similar reference BSP is available, and if all normal boot configurations are supported, the BSP development process can take as little as five to six weeks for an experienced.
developer. However, a typical development process is more likely to take several months.

Once the minimal kernel is running, additional drivers may be required for the intended application. In most cases, these drivers can be added at a later date, concurrent with application development.

For more information on developing and using drivers with your BSP, see the VxWorks Device Driver Developer’s Guide.

1.4 Terminology

The following terminology is used in this document:

- **installDir**—Within this document, file paths are typically expressed relative to the top of an installation directory, which is referred to as installDir in all documentation. All file and directory paths in this manual are relative to the VxWorks installation directory. For installations based on VxWorks 5.x, this corresponds to installDir. For installations based on VxWorks 6.0, this corresponds to installDir/vxworks-6.0/.

- **bspname**—In several places within this document, there are references to file names that are based on the BSP. These filenames have the string bspname substituted. For example, if you are working on a BSP called acmeBSP, change any reference to bspname to acmeBSP. For example, bspname.h would become acmeBSP.h.

- **dev**—Where this document refers to devices that the BSP might support, these devices are generically referred to as dev. In such cases, substitute the name of each device or device type for dev. For example, if your BSP supports both ATA and SCSI devices, change sysDev.c to the pair of files sysAta.c and sysScsi.c.

- **projName**—Each project must be given a name. When the project is created, several files are created based on the name given to the newly created project. These files are referred to as projName.
2 Overview of a BSP

2.1 Introduction 5

2.1 Introduction

This chapter begins by introducing the BSP routines in the context of the VxWorks boot sequence. Later sections provide descriptions of each of the files containing the BSP routines and the standard preprocessor macros used to configure VxWorks. The chapter finishes with an overview of the BSP development environment and some brief insight into common mistakes.
Before describing the steps in the boot process, it is worth noting the files you must write or modify during BSP development. Most of the work involved in developing a BSP is accomplished by writing the following three routines:

- **romInit()** in `romInit.s` - initializes the CPU and memory
- **sysHwInit()** in `sysLib.c` - ensures that all board hardware is initialized to a quiescent state
- **sysHwInit2()** in `sysLib.c` - further prepares the board hardware for use with VxWorks applications

A comprehensive list of the routines required in every BSP is provided in 2.3.4 Required Routines, p.32.

The following BSP files, device driver directories, and configuration directories are common to most BSPs:

**Required BSP Files:**
- `target/config/bspname/bspname.h`
- `target/config/bspname/config.h`
- `target/config/bspname/Makefile`
- `target/config/bspname/README`
- `target/config/bspname/romInit.s`
- `target/config/bspname/sysALib.s`
- `target/config/bspname/sysLib.c`
- `target/config/bspname/target.ref` (or `target.nr`)

**Optional BSP Files**
- `target/config/bspname/sysSerial.c`
- `target/config/bspname/configNet.h`
- `target/config/bspname/sysEnd.c`

**Device Driver Directories:**
- `target/src/drv/end`
- `target/src/drv/hdisk`
- `target/src/drv/intrCtl`
2 Overview of a BSP

2.2 Boot Sequence

This section describes the steps in a typical VxWorks boot scenario and identifies which routines implement each step. All processors execute the same logical process in initializing and loading VxWorks, although some may require an extra step or two and others may skip certain steps.

VxWorks Configuration Directories:
- target/config/all
- target/src/config
- target/config/comps
- target/config/comps/src
- target/config/comps/vxWorks

NOTE: The list of files and directories provided above is not a complete list. Your BSP is likely to require additional files and directories and may not include all of the files and directories listed above. For more information, see the VxWorks reference BSPs included in your installation.
2.2.1 Sequence Overview

Minimally, initializing a processor consists of providing a portion of code, and possibly some tables, that are located at the specific location in memory that the processor “jumps” to upon reset or power-up of the target system. This code sets the processor to a specific state, initializes memory and memory addressing, disables interrupts, and then passes control to additional bootstrapping code.

Upon power-up or reset, the processor first jumps to the entry point in ROM, _romInit(). The assembly code at the jump destination sets up memory, initializes the processor status word, and creates a temporary stack. The processor then jumps to a C routine (romStart() in target/config/all/bootInit.c). A parameter in a register or on a temporary stack determines whether memory must be cleared (cold start) and then copies the appropriate sections of ROM into RAM. If the code in ROM is compressed, it is decompressed during the copy. Next, the processor jumps to the VxWorks entry point in RAM.

The VxWorks entry point is _sysInit() in sysALib.s. This assembly routine sets the initial hardware state (much the same as _romInit() does) and then jumps to usrInit() in usrConfig.c. usrInit() is the first C routine that runs from a VxWorks image. This routine initializes the cache, clears the block storage segment (bss) to zero, initializes the vector table, performs board-specific initialization, and then starts the multitasking kernel with a user-booting task.

Figure 2-1 provides an overview of the boot sequence when VxWorks is booted from an image.
Figure 2-1  
**Boot Sequence Using a VxWorks Image**

```
<table>
<thead>
<tr>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sysinit</td>
<td>Initializes CPU.</td>
</tr>
<tr>
<td>sysAlib.s</td>
<td>Initializes RAM (controller).</td>
</tr>
<tr>
<td>sysHwInit</td>
<td>Initializes hardware.</td>
</tr>
<tr>
<td>sysHwInit2</td>
<td>Provides early BSP-specific initialization.</td>
</tr>
<tr>
<td>sysClkConnect</td>
<td>Configures kernel data structures.</td>
</tr>
<tr>
<td>usrRoot</td>
<td>Initializes the memory partition library and MMU.</td>
</tr>
<tr>
<td>usrInit</td>
<td>Performs minimal kernel initialization.</td>
</tr>
<tr>
<td>kernelInit</td>
<td>Initializes and starts kernel.</td>
</tr>
<tr>
<td>usrKernelInit</td>
<td>Configures kernel data structures.</td>
</tr>
<tr>
<td>sysHwInit0</td>
<td>Provides early BSP-specific initialization.</td>
</tr>
</tbody>
</table>
```

Hooks:

- usrInit calls
- usrRoot calls
- sysCikConnect
- sysHwInit2
Figure 2-2 illustrates the boot sequence used when VxWorks is booted from a boot ROM.

**Figure 2-2  Boot Sequence Using a Boot ROM**

- **romInit**
  - romInit.s
  - ROM-based image
  - Initializes CPU
  - Initializes RAM (controller)
  - Initializes Stack - Quiets CPU (disable interrupts)
  - provided in target/config/all/bootInit.c
  - Copies ROM image to RAM
  - Clears unused RAM
  - Decompression (if required)

- **romStart**
  - Decompression (if required)
  - provided in target/config/all/bootConfig.c

- **usrInit**
  - Performs minimal kernel initialization

- **bootCmdLoop**
  - tBootTask entry point

- **autoBoot**
  - **bootLoad**
    - **go**
  - **bootLoad**
    - **go**
### 2.2.2 Boot Sequence Configurations

There are several boot sequence configurations that are commonly supported. For BSPs intended for specific applications only, one or more of the methods are supported. General-purpose BSPs support all boot methods.

For development, the most common boot method is through the presence of a ROM-based boot loader. The purpose of this boot loader is to load the final VxWorks image from a remote development host (or possibly from a local file system) and then to start running the newly downloaded image. The boot image is a specially-crafted version of VxWorks with a boot loader as its only application. Because this boot image is largely independent of development changes, it is seldom necessary to re-program the flash, which saves development time. The boot image is referred to as bootrom; the OS image that is loaded is referred to as vxWorks. These images are described later in the document.

Another alternative boot method is to put the VxWorks image into flash directly. Typically, both the core OS and the application code reside in the same image. In this case, there is no intermediate step between loading the boot loader and loading the application image. Also, no file system is needed to hold the final VxWorks image file. Although this boot method can be used for development, progress can be hindered by the need to re-program the flash often. However, this is a very common boot mechanism in final product delivery.

Whether loading a VxWorks image from flash or loading a boot loader from flash, there are special requirements. The processor’s reset vector causes it to start execution of the code in flash memory. This flash-resident code can do one of several things. It can:

- Continue running from flash (that is, fetch instructions from the flash memory and execute them).
- Copy itself from flash to RAM and branch to an appropriate place in the RAM copy.
- Decompress a compressed image contained in flash and put the image into RAM, then branch to an appropriate place in the RAM copy.

The names of the different image types are determined both by the build method used and by the behavior of the image.
An image that continues running from flash and is built from a project is normally called \texttt{vxWorks\_romResident}. Such an image built from the command line is typically called one of the following image types:

- \texttt{vxWorks.res\_rom}
- \texttt{vxWorks.res\_rom\_res\_low}
- \texttt{vxWorks.res\_rom\_nosym}
- \texttt{vxWorks.res\_rom\_nosym\_res\_low}
- \texttt{bootrom\_res}
- \texttt{bootrom\_res\_high}

An image that copies itself from flash to RAM and is built from a project is normally called \texttt{vxWorks\_rom}. Such an image built from the command line is normally called \texttt{vxWorks.st} or \texttt{bootrom\_uncmp}.

An image that decompresses itself and puts the results in RAM, and is built from a project, is generally called \texttt{vxWorks\_romCompress}. Such an image built from the command line is called \texttt{vxWorks.st\_rom} or \texttt{bootrom}.

If a boot loader loads a VxWorks image, whether from a local file system or from a remote host, the image is referred to as \texttt{vxWorks}, regardless of how it is built.

A more detailed description of each image type is listed below. Much of this information can be found in the file \texttt{target/h/make/rules.bsp} in your installation.

\textbf{vxWorks}

The primary VxWorks image that is loaded by a boot loader from a local file system or from a remote host. If a downloaded symbol table is configured, \texttt{vxWorks} requires the \texttt{vxWorks.sym} file.

\textbf{vxWorks.sym}

A symbol table that is loaded from the same file system and directory as the \texttt{vxWorks} image itself.

\textbf{vxWorks\_rom}

A VxWorks standalone ROM image programmed into flash that copies itself to RAM for execution. This format is typically used when making an application in ROM that does not include the shell or the symbol table. Because these applications are usually smaller, this version does not use ROM compression.

\textbf{vxWorks.st}

A VxWorks standalone image that is loaded by a boot loader from a local file system or from a remote host. This VxWorks image has a symbol table already linked in, so it does not need to load \texttt{vxWorks.sym} from a local file system or
2 Overview of a BSP
2.2 Boot Sequence

over the network. This image requires a large ROM space and a large RAM space. This image can not be run from ROM.

vxWorks.st_rom
A VxWorks standalone image programmed into flash that decompresses itself to RAM for execution. This image includes a linked-in symbol table so that a complete VxWorks image with shell and symbol table is put into ROM. Because these systems tend to be large, ROM compression is used. This rule also creates vxImage.o for use as a “core” file (to provide a symbol table) for the target server or other host-based debugger. This image uses less ROM than a VxWorks image and requires a large RAM space.

NOTE: This image format may require larger EEPROMs. The user is advised to check the macros for ROM sizes and offsets for compatibility.

vxWorks.res_rom
A VxWorks image programmed into flash. This image copies the data segment from flash into RAM, but continues to fetch instructions from flash. This image includes a linked-in symbol table so that a complete VxWorks image with shell and symbol table is put into ROM. This type of image uses less RAM than a VxWorks image and requires a large ROM space. In general, execution is slow for all ROM-resident images, as compared to RAM-resident images.

vxWorks.res_rom_res_low
This image is similar to vxWorks.res_rom, but sometimes starts the data segment in RAM closer to RAM_LOW_ADRS on some architectures.

vxWorks.res_rom_nosym
A VxWorks image programmed into flash. This image copies the data segment from flash into RAM, but continues to fetch instructions from flash. This image does not include a symbol table. This image uses a small amount of RAM and requires a large ROM space. This type of image has a quick start time but executes more slowly than a RAM image.

vxWorks.res_rom_nosym_res_low
This image is similar to vxWorks.res_rom_nosym, but sometimes starts the data segment in RAM closer to RAM_LOW_ADRS for some architectures.

bootrom
A VxWorks image with a boot loader application that is programmed into flash. This image decompresses itself into RAM for execution. This image requires a minimal amount of ROM space and a large RAM space.
bootrom_uncmp
A VxWorks image with a boot loader application that is programmed into flash. This image copies itself into RAM for execution. This image requires a large amount of both RAM and ROM but executes quickly.

bootrom_res
A VxWorks image with a boot loader application that is programmed into flash. This image copies its data segment into RAM for execution, but continues fetching instructions from flash. This image requires a large ROM space and little RAM space.

bootrom_res_high
A VxWorks image with a boot loader application that is programmed into flash. This image copies its data segment into RAM for execution, but continues fetching instructions from flash. This image loads the VxWorks image into a higher location in RAM.

In the information presented above, references are made to bootrom, which is a VxWorks image configured with a boot loader as its application. While this is typically how the image is loaded during development, and in released products as well, it is also possible for VxWorks to be loaded by an external agent of some kind. For example, the image can be loaded by a boot loader not based on VxWorks, such as a ROM monitor, or the image can be loaded directly into RAM by a hardware debugger such as the Wind River ICE. For more information, see 2.4 The Development Environment, p.43. Also consult the documents listed in 1. Introduction.

2.2.3 Architecture Considerations

The VxWorks BSP design was developed to be architecture-independent. However, many architectures and boards have special requirements. This section briefly discusses some of these special considerations. This discussion is not intended to be complete or comprehensive, but is intended to give an idea of the kinds of customizations that may affect a BSP port.

NOTE: The architectures discussed in this section are examples only. Your VxWorks installation may not include support for all architectures described here. For a list of supported architectures, see the Wind River Online Support Web site or your product’s release notes. In addition, architectures not discussed in this section may have special BSP requirements as well. For more information regarding your target architecture, see the appropriate VxWorks Architecture Supplement.
2 Overview of a BSP
2.2 Boot Sequence

The MIPS processor uses a Modeln input pin to set 256 bits of initialization information. This information is stored in non-volatile memory, usually somewhere other than on the processor chip. Board designers have the option of providing this information in a special part of ROM or NVRAM dedicated to this purpose. However, they might also design the board to gate this information from the boot flash. If this is the case, the flash image must reserve 32 bytes at the beginning of the image, initialized as required by the CPU.

The Intel i960 processor has a similar requirement called the initial boot record (IBR). However, for the i960, instead of just 256 configuration bits, the IBR contains an exhaustive table that defines memory regions, interrupt table information, exception handling information, and other items. This IBR must be at a fixed location, in much the way that the initial Program Counter is set to a fixed location on other processors, and the BSP must know how to handle this situation.

The most common memory configuration is for RAM to be located at addresses beginning with 0, and for flash to be addressed in regions of upper memory. However, on some architectures and for some types of applications, it is customary to design the board so that flash is located at address 0 and RAM is in upper memory. In addition, many processors locate their interrupt vectors at address 0 by default. For boards designed in such a way that the interrupt vectors are located in flash, there are two requirements. First, a set of default interrupt vectors must be located at the beginning of the flash image. Second, some mechanism must be made available for the BSP to change the contents of the vectors when VxWorks boots.

Some processors allow both big- and little-endian configurations. Typically, a BSP supports only one byte order type. If both configurations are supported, a second BSP is typically created and named with _le or _be suffix. For example, the *ixp1200eb* BSP is configured for little-endian mode and the *ixp1200eb_be* BSP is configured for big-endian mode. In this situation, the boot ROMs cannot typically boot images from the other byte order.

### 2.2.4 Detailed Boot Sequence

The following is a step-by-step description of a generic boot sequence.

**Step 1: Execute romInit()**

At power-up (cold start), the processor begins execution at the *romInit()* entry point, located in *romInit.s*. For resets (warm starts), the processor begins execution at *romInit()* plus a small offset (see *sysToMonitor()* in *target/config/sysLib.c*). The *romInit()* routine must be written in assembly language.
The purpose of this routine is to initialize the CPU and some portion of memory. It does the absolute minimum amount of initialization—that is, the initialization of essential hardware only—before jumping to \texttt{romStart()}. If \texttt{romInit()} is working correctly, the memory from \texttt{LOCAL_MEM_LOCAL_ADRS} through \texttt{(LOCAL_MEM_LOCAL_ADRS + LOCAL_MEM_SIZE)} should be readable and writable. If this is not the case, \texttt{romInit()} is not working properly.

In addition to initializing memory as described above, the \texttt{romInit()} routine must also disable interrupts and clear caches. \texttt{romInit()} then configures the boot type (cold or warm) to be a subroutine argument and branches to \texttt{romStart()} in \texttt{bootInit.c}. For more information on configuring the boot type, see \texttt{2.3.7 Hardware Considerations, p.42}.

\texttt{romInit()} must do only as much device setup as is required to start executing C code. Hardware initialization is the responsibility of the \texttt{sysHwInit()} routine in \texttt{target/config/sysLib.c}, which is called later during the boot sequence.

**Step 2: Execute \texttt{romStart()}**

The purpose of the \texttt{romStart()} routine is to move all further bootstrap code from ROM into RAM and then, if necessary, jump to the VxWorks image. Because this implementation depends only on the CPU architecture, the \texttt{romStart()} routine is provided by Wind River and is located in the file \texttt{bootInit.c}. Typically, \texttt{romStart()} jumps to the \texttt{usrInit()} routine in RAM.

The required execution steps are as follows:

1. Copy the data segment from flash to ROM. Depending on the image type, you may also need to copy the text segment. If necessary, decompress the data during the copy.

2. Clear unused RAM.

3. The \texttt{romStart()} routine then jumps to the RAM entry point, \texttt{sysInit()}, which is located in \texttt{sysALib.s}. The boot type (cold or warm) is passed as an argument to \texttt{sysInit()}.

**Step 3: Execute \texttt{sysInit()}**

The \texttt{sysInit()} routine is the RAM entry point. \texttt{sysInit()}—which should be the first routine defined in \texttt{sysALib.s}—invalidates caches if applicable, initializes the system interrupt tables with default stubs, initializes the system fault tables with default stubs, and initializes all processor registers to known default values. The routine also enables tracing, clears all pending interrupts, and finally invokes \texttt{usrInit()} with the argument \texttt{bootType}.
This routine must duplicate much of the hardware initialization done by \texttt{romInit()} in order to set the run-time state rather than the boot state. Keep in mind that the board may have been booted using a ROM monitor or hardware debugger. In this case, the VxWorks boot ROM code, where \texttt{romInit()} is located, is not executed and VxWorks system initialization is not performed. Therefore, failure to duplicate the initialization code from \texttt{romInit()} may result in BSP failure.

Step 4: \textbf{Execute \texttt{usrInit()}}

The purpose of the \texttt{usrInit()} routine is to completely initialize the CPU and shut down any other hardware, thus preparing the way for the kernel to initialize and start itself. This routine is located in \texttt{usrConfig.c} but calls routines in several other files, some of which you must provide and some of which are provided by Wind River. Normally, it is not necessary to modify the \texttt{usrInit()} routine provided by Wind River. However, the \texttt{sysHwInit()} routine that must be called from \texttt{usrInit()} typically requires modification. The \texttt{sysHwInit()} routine ensures that the board-dependent hardware is quiescent. \texttt{sysHwInit()} is provided in the reference BSP or template and is located in \texttt{sysLib.c}.

The \texttt{usrInit()} routine (in \texttt{usrConfig.c}) saves information about the boot type, handles all initialization that must be performed before the kernel is actually started, and then starts the kernel execution. It is the first C code to run in VxWorks. This routine is invoked in supervisor mode with all hardware interrupts locked out.

Many facilities cannot be invoked from this routine. Because there is no task context yet—that is, no task control block (TCB) and no thread stack—facilities that require a task context cannot be invoked. This includes any facility that can cause the caller to be preempted (such as semaphores) or any facility that itself uses a facility of this type, such as \texttt{printf( )}. Instead, the \texttt{usrInit()} routine does only what is necessary to create the initial thread, \texttt{usrRoot( ). usrRoot()} then completes the startup.

The initialization operations performed in \texttt{usrInit()} include the following:

- **Cache Initialization**—The code at the beginning of \texttt{usrInit()} initializes the caches, sets the mode of the caches, and puts the caches in a safe state. At the end of \texttt{usrInit()}, the instruction and data caches are enabled by default.

- **Zeroing Out the System BSS Segment**—C language specifies that all uninitialized variables (stored in bss) must have initial values of 0. Because \texttt{usrInit()} is the first C code to execute, it clears the section of memory containing bss.
Initializing Interrupt Vectors—The exception vectors must be initialized before enabling interrupts and starting the kernel. First, `intVecBaseSet()` is called to establish the vector table base address.

**NOTE:** The `intVecBaseSet()` routine is not called first on all architectures. For more information, see the appropriate *VxWorks Architecture Supplement.*

After `intVecBaseSet()` is called, the routine `excVecInit()` initializes all exception vectors to default handlers. These handlers safely trap and report exceptions caused by program errors or unexpected hardware interrupts.

Initializing System Hardware to a Quiescent State—Calling the system-dependent routine `sysHwInit()` initializes the system hardware. Initialization mainly consists of resetting and disabling hardware devices. Otherwise, when the kernel is started and interrupts are enabled, these devices can cause unexpected interrupts.

In VxWorks, ISRs (for I/O devices, system clocks, and so on) are not connected to their interrupt vectors until system initialization is completed by the `usrRoot()` task. This is a requirement because the memory pool is not yet initialized. You must not connect an interrupt handler to an interrupt during the `sysHwInit()` call—doing so requires memory allocation, which is not available at this time. Most interrupt connection occurs later in the `sysHwInit2()` routine located in `sysLib.c`.

**NOTE:** Take care to ensure that all interrupts are disabled. A typical problem during BSP development is that an interrupt is not correctly disabled in `sysHwInit()`. When this happens, the system can hang once interrupts are enabled in `usrInit()` and it can be difficult to determine the cause of the problem.

Calling `kernelInit()`—The VxWorks libraries contain the code for `kernelInit()`. Therefore, it is not normally available to BSP developers in source form. The `kernelInit()` routine initiates the multitasking environment and never returns. It takes the following parameters:

- the address of the routine to be spawned as the “root” task, typically `usrRoot()`
- the stack size
- the start of usable memory; that is, the memory after the main text, data, and bss segments of the VxWorks image. All memory after this area is
allocated to the system memory pool, which is managed by `memPartLib`. All cached dynamic allocations are derived from this memory pool.

- the top of cached memory as indicated by `sysMemTop()`
- the interrupt stack size. The interrupt stack corresponds to the largest amount of stack space that can be used by any interrupt-level routine that may be called, plus a safety margin for the nesting of interrupts.
- the interrupt lockout level. For architectures that have a level concept, it is the maximum level. For architectures that do not have a level concept, it is the mask to disable interrupts. For more details, see the appropriate `VxWorks Architecture Supplement`.

**Step 5: Execute kernelInit()**

The `kernelInit()` routine is provided by Wind River in a VxWorks library archive file. The purpose of this routine is to get the kernel up and running so that all further initialization can be done as a task running under the kernel. The name of this task is `tRootTask`, and the routine it executes is typically `usrRoot()`.

The `kernelInit()` routine calls `intLockLevelSet()`, disables round-robin scheduling mode, and creates an interrupt stack (if supported by the architecture). The routine then creates a root stack and a task control block (TCB) from the top of the memory pool, spawns the root thread `usrRoot()`, and terminates the `usrInit()` thread of execution. At this time, interrupts are enabled. It is critical that all interrupt sources be disabled by `usrInit()`, and that all pending interrupts be cleared. Failure to do so causes system failure as described in `Creating Additional Diagnostic Routines`, p.62.

**Step 6: Execute usrRoot() as a task**

The purpose of the `usrRoot()` routine is to complete the initialization of the kernel and all hardware, then launch any application code. This routine is supplied by Wind River in the `usrConfig.c` file, and the original copy should not be changed. During development, `usrConfig.c` is often temporarily copied to the BSP directory, and debugging changes are made to the temporary copy. `usrConfig.c` is also configurable with the macros defined in `config.h`.

**NOTE:** Do not use a custom version of `usrConfig.c` in your final BSP.

The `usrRoot()` routine calls the `memInit()` routine. Optionally, `usrRoot()` can call the `memShowInit()` and `usrmMuInit()` routines.

Once the system is multitasking, the BSP calls its first routine, `sysClkConnect()`. `sysClkConnect()` immediately calls the `sysHwInit2()` routine. `sysHwInit2()` is
responsible for any board initialization not completed in `sysHwInit()`, such as the connection of interrupt sources using `intConnect()`.

Next, the `usrRoot()` routine continues the clock initialization. It sets the default clock rate to the value of the macro `SYS_CLK_RATE`, typically 60 Hz. `usrRoot()` then enables the system clock with a call to `sysClkEnable()`.

NOTE: The system clock can be dynamically changed from the shell or from an application. However, facilities that take a “snapshot” of the clock rate (for example, `spyLib`) can be broken by an unexpected rate change.

Once the clock is initialized and running, several kernel modules, such as `selectLib`, the I/O subsystem, and the console, are initialized. For details, see the source code in `usrConfig.c` as well as the macros defined in `configAll.h` and `config.h`.

If `INCLUDE_WDB` is defined, `wdbConfig()` in `target/src/config/usrWdb.c` is called. This routine initializes the agent’s communication interface, and then starts the debug agent. For information on configuring the agent and the agent’s initialization sequence, see your Wind River tools documentation. The debug agent is the portion of VxWorks that connects to and serves the IDE tools such as the shell and the debugger.

If the `INCLUDE_USR_APPL` macro is defined, the default `usrRoot()` code executes the `USER_APPL_INIT` macro. This macro allows you to start your application automatically at boot time. The BSP assumes that the `USER_APPL_INIT` macro is a valid C statement. For more information on `USER_APPL_INIT`, see the appropriate VxWorks programmer’s guide.

### 2.3 Components of a BSP

The BSP directory contains source files, header files, a makefile (`Makefile`), one or more documentation files (`target.nr` or `target.ref`), and possibly other files such as object modules distributed in object format only. The directory also includes derived files based on the directory contents, such as object modules, documentation files in a more readable format (HTML), and so forth.

From the BSP directory, other derivative files may be generated; for example, there may be files generated for a project. Some derived files are not put into the BSP directory itself. These include the WPJ project file, additional source and header
files, a custom \texttt{usrAppInit.c} file, another makefile for use with the project facility, and directories containing object modules.

In addition to the BSP directory, there are several other directories that contain files related to the BSP. The \texttt{target/config/all} directory contains some source and header files that are used by the BSPs for default configuration. The files in this directory should never be changed. If changes to a file are necessary, copy the file to the BSP directory and make changes to the local copy. There is a mechanism in the makefile that allows you to use the local copy instead of the common version. The macros \texttt{USRCONFIG}, \texttt{BOOTCONFIG}, \texttt{BOOTINIT}, and \texttt{DATASEGPAD} refer to the files \texttt{usrConfig.c}, \texttt{bootConfig.c}, \texttt{bootInit.c}, and \texttt{dataSegPad.c}, respectively, and allow you to designate a private copy of each file for use in the BSP. For example, to use a private version of \texttt{usrConfig.c}, set the macro \texttt{USRCONFIG} to \texttt{usrConfig.c} in \texttt{Makefile} as follows:

\texttt{USRCONFIG = usrConfig.c}

### 2.3.1 Source and Include Files

BSP routines are contained in a number of C and assembly files that you may need to modify or create. These routines are located in a relatively small number of source files. This section provides a list of these source files as well as a detailed description of each file. Each file is also documented extensively in the reference and template BSPs (see the code comments in each file).

The following files, in \texttt{target/config/bspname}, may need to be created or modified:

<table>
<thead>
<tr>
<th>File</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>README</td>
<td>Documentation file</td>
</tr>
<tr>
<td>Makefile</td>
<td>Makefile for building the BSP</td>
</tr>
<tr>
<td>config.h</td>
<td>Header file for configuring the OS</td>
</tr>
<tr>
<td>bspname.h</td>
<td>Header file for non-configurable definitions</td>
</tr>
<tr>
<td>romInit.s</td>
<td>This file contains the \texttt{romInit( )} routine and any subroutines used by \texttt{romInit( )}.</td>
</tr>
<tr>
<td>sysALib.s</td>
<td>If required, this file contains assembly routines that are not part of \texttt{romInit( )}.</td>
</tr>
<tr>
<td>sysLib.c</td>
<td>This file contains the \texttt{sysHwInit( )} routine and additional C language routines specific to the target hardware.</td>
</tr>
</tbody>
</table>
The following files, located in `target/config/all`, may be copied to the BSP directory and modified during BSP development by adding diagnostic statements. Typically, the files used in the final version of the BSP are not modified.

**sysDev.c**
If used, this file contains the device driver interface to the physical hardware device, `Dev`.

Note that the actual device driver files are kept in `target/src/drv/drvType`. For example, `target/src/drv/sio` contains serial drivers.

There may be multiple `sysDev.c` files.

**target.ref**
BSP documentation file (uses the apigen markup language). For more information on BSP documentation files, see *B. Documentation Guidelines*, or the reference entry for `apigen` (VxWorks 5.5 users can consult the reference entry for `refgen`).

**target.nr**
Older BSP documentation file (uses nroff markup language). This file is superseded by the `target.ref` file but is still used in some older BSPs. For more information on BSP documentation files, see *B. Documentation Guidelines*.

The following files, located in `target/config/all`, may be copied to the BSP directory and modified during BSP development by adding diagnostic statements. Typically, the files used in the final version of the BSP are not modified.

**configAll.h**
Global header file for configuring the OS.

**bootConfig.c**
A version of `usrConfig.c` used for VxWorks boot ROMs. This version contains the boot loader application.

**bootInit.c**
This file contains the `romStart()` routine.

**usrConfig.c**
This file contains the `usrInit()` and `usrRoot()` routines.

Typically, the following file, in `target/src/config`, is not modified:

**usrKernel.c**
This file contains all the `#ifdef` that are controlled by makefile macros to configure the kernel.

**README**
Use this plain-text file to document the history of the BSP. That is, include information on when you wrote the BSP, any modifications made, which BSP was used as a template, what general changes you made, and so on.
vtsLogs

Starting with VxWorks 6.0, Wind River recommends, but does not require, that VxWorks validation test suite (VTS) test logs for the most recent BSP revision be shipped with the BSP. The VTS test log files are kept in the BSP directory in a `vtsLogs` subdirectory. In addition to the automatic log files, it is also appropriate to keep the console output from any test runs and any supporting, BSP-specific test information (for example, `.T1` files).

The console output is also kept in the `vtsLogs` directory, in a file named `vtsConsole.txt`. A README file listing what tests were run on what dates, and identifying the responsible test engineer, is also encouraged.

For more information on the VTS, see the *VxWorks Hardware Interface Validation Guide*.

Makefile

This file controls the build of the VxWorks image. You must set several variables within this makefile. The required variables are listed and described in the 2.3.5 Required Macros, p.39.

config.h

This header file contains all `#include` and `#define` macros specific to configuring the CPU and board architectures. It also contains any necessary overrides to the macro definitions in `configAll.h`, which you must include using `#include`. You must also include the `bspname.h` header in this file.

bspname.h

This header file contains all the header information for the BSP that is not related to OS configuration. The information in this header file is required under all configurations of VxWorks using this BSP. This file includes any headers for device drivers.

Use `bspname.h` to set all non-optional, board-specific information, as defined in this file; including definitions for the serial interface, timer, and I/O devices.
This file is intended for constant information that is not subject to user configuration. If any macros or values defined in this file can be changed to customize this system, define those macros or values in `config.h` instead.

**NOTE:** In general, use the `config.h` file to define configurable values and the `bspname.h` file to define values fixed in hardware.

When developing your BSP, it is helpful to use a sample header file as a starting point. In most cases, the sample file requires minimal modification because most constant names, basic device addresses, and so on are already defined in the sample file. Define the following in `bspname.h`:

- **Interrupt Vectors and Levels**
  Define all interrupt vectors and levels that are dictated by hardware in `bspname.h`.

- **I/O Device Addresses**
  Define all I/O addresses fixed by hardware in `bspname.h`.

- **Meaning of Device Register Bits.**
  For on-board control registers, you define a macro value for each bit or group of bits in each register. Place such macro definitions in `bspname.h` if there is no better location (such as a device-specific header file) for them.

- **System and Auxiliary Clock Parameters**
  Define maximum and minimum rates.

**NOTE:** It is advisable to include macros describing all available bits, or groups of bits in each control register, even if those bits are not used by the BSP.

---

### sysALib.s

This file contains the RAM image‘s entry point, `_sysInit()`. `_sysInit()` performs any required hardware-specific initialization before jumping to `usrInit()` in `usrConfig.c`.

Any additional utility routines that must be written in assembly language and are required during normal system operation are also contained in `sysALib.s`. 
This assembly file contains the `romInit()` routine, which is the entry point for bootstrapping, plus any `romInit()` subroutines. The `romInit()` routine must be the first routine in the text segment of `romInit.s`.

At power-up (cold start) the processor begins execution at `romInit()`. For warm starts, the processor begins execution at `romInit()` plus a small offset (see `sysToMonitor()` in `sysLib.c`). Most hardware and device initialization is performed later in the boot sequence by `sysHwInit()`, which is located in `sysLib.c`. The job of `romInit()` is to perform the minimal setup needed to transfer control to `romStart()`, located in `target/config/all/bootInit.c`. The minimal setup includes:

- Initializing the processor (this code is specific to the processor but not the board, and thus can be copied from a reference BSP):
  - Mask processor interrupts
  - Set the initial stack pointer to `STACK_ADRS` (defined in `configAll.h`)
  - Disable processor caches
- Initializing access to target DRAM as needed for the following (this code is board-specific):
  - Wait states
  - Refresh rate
  - Chip-selects
  - Disabling secondary (L2) caches (if needed)

At the end of the initialization sequence, `romInit()` jumps to `romStart()` in `bootInit.c`, passing the start type. The start type is `BOOT_COLD` for a cold boot, or the parameter passed from `sysToMonitor()` on a warm boot.

For more information, see `romInit.s` in a reference BSP or the template `romInit.s` file in the template BSP. Also see 2.3.7 Hardware Considerations, p.42.

The `sysLib.c` file contains the routines that directly or indirectly initialize all hardware device drivers. The principal routines for initializing the hardware drivers are `sysHwInit()` and `sysHwInit2()`, but additional driver initialization routines are called by `usrRoot()`, such as `sysClkConnect()`, which calls
sysHwInit2(). These routines are described in 2.3.4 Required Routines, p.32. Also see the source code in your reference BSP or the template BSP.

While sysLib.c is the largest BSP file, in the early phases of BSP development it is advisable to implement only the basics, including sysModel(), sysBspRev(), sysHwInit(), sysHwInit2(), and sysMemTop().

The file sysLib.c also includes the following NVRAM stub drivers during initial development:

```
#include "mem/nullNvram.c"
#include "vme/nullVme.c"
```

Additional information about NVRAM support is provided in 3.3.4 NVRAM, p.74.

The sysHwInit() routine is the heart of sysLib.c, and most of the initial work is done here. sysHwInit() is the routine that resets all devices to a quiescent state so that they do not generate interrupts later on when interrupts are enabled.

**NOTE:** When hardware features are missing, it is usually safe to code an empty stub in sysLib.c. If any return value is required, the stub can return ERROR or NULL, whichever is appropriate.

target.ref or target.nr

This file describes the BSP, and is used to generate automatic online documentation in HTML format. To format the documentation as HTML, type make man in the BSP directory.

For more information on updating and using this file, see 3.3.8 Updating BSP-Specific Documentation, p.98, and B. Documentation Guidelines.

board.jpg

This optional file contains a JPEG image of the target system board. You may wish to label the images to show the serial connector, power connector, and Ethernet connector.

sysDev.c

Each device driver available for target hardware has its own sysDev.c file, where Dev is a short identifier for the target hardware. For example, sysNet.c and
sysSerial.c would identify network interface and serial port drivers, respectively. Some device drivers are optional and the standard drivers provided in target/src/drv can be used. In some cases, custom device drivers must be created for a BSP, and these custom drivers should reside in the BSP directory (although this is not a requirement). Device driver files are detailed in the following sections of this guide:

- 3.2.10 Minimum Required Drivers, p.70
- 3.2.11 Serial Drivers, p.71
- 3.3.9 Providing Additional Optional Device Support, p.99

Additional information on device drivers can be found in the VxWorks Device Driver Developer’s Guide.

The sysDev.c files are normally included in sysLib.c with a #include rather than compiled separately. This allows hardware drivers to be shared between BSPs without adding complexity to the makefiles.

⚠️ **CAUTION:** In some cases, the sysDev.c file contains the actual device driver instead of an interface between the driver and the OS. This is considered incorrect design. The preferred method is to have the driver contained in a separate file, devType.c (for example, acmeSio.c) and the interface module contained in the sysDev.c file (for example, sysAcmeSio.c). This method allows for better code reuse.

### configAll.h

This file contains the default OS configuration for all BSPs, and should only be changed under extreme circumstances. Changing this file makes your BSP incompatible with all default VxWorks installations. Any make variable defined in this file can be overridden in config.h.

⚠️ **CAUTION:** Changing configAll.h can impact other VxWorks users sharing your VxWorks installation.

### bootInit.c

The bootInit.c file contains romStart(), which is the first C routine to execute during the VxWorks boot process. This routine is architecture-independent and should not need to be changed.
The routine `romStart()` is essentially a loader. It performs the necessary decompression and relocation for the ROM images. First, it copies the text and data segments from ROM to RAM. Then, it clears those parts of the main RAM not otherwise used. Finally, `romStart()` decompresses the compressed portion of the image. Different configuration options can modify how these operations are performed.

**usrConfig.c**

The `usrConfig.c` file contains the `usrInit()` and `usrRoot()` routines. When `usrRoot()` completes, the VxWorks boot is complete. Both `usrInit()` and `usrRoot()` are architecture-independent, and thus should not need to be changed.

**NOTE:** The `bootInit.c` file is shared by all BSPs. Because of this, you must ensure that changes made to `bootInit.c` do not impact the functionality of other BSPs.

During BSP development, the `usrConfig.c` file is usually copied into the BSP directory and modified to allow the user to control what hardware is initialized (this is achieved by removing portions of `usrRoot()` using `#if FALSE/#endif` pairs). The temporary copy must be discarded when the BSP is complete. Therefore, changes should be limited to debug code only.

### 2.3.2 Derived Files

The most obvious files derived from the BSP files are the VxWorks images. There may be multiple copies of VxWorks images present in a BSP directory, each representing a different build type. For example, it is possible for the BSP directory to contain `bootrom`, `bootrom_uncmp`, `vxWorks` (and its `vxWorks.sym` file), `vxWorks.st`, and `vxWorks.res_rom` as well as several other images all at the same time.

In addition, building the source files in the BSP directory generates object files. There is not a one-to-one correspondence between source files and object files. As mentioned in `sysLib.c`, p. 25, the `sysLib.c` file uses the `#include` compiler preprocessor directive to include other source files, especially the `sysDev.c` files. For example, in the wrSbc8260 BSP, there is a file called `sysIOPort.c` that contains interface code for the PowerPC 8260 I/O port drivers. The `#include` is as follows:
2 Overview of a BSP
2.3 Components of a BSP

#include "sysIOPort.c"

This means that the BSP contains a source file sysIOPort.c that does not have a corresponding object module. Instead of a separate object module, that object code is included in sysLib.o.

Another source of derived files is the target.ref (or target.nr) documentation file in the BSP directory. This file is maintained in an unprocessed form that is difficult to read. To process the target.ref file, issue a make man command in the BSP directory. This command results in a new HTML file that is suitable for online viewing. For more information on the HTML output or the target.ref file, see B. Documentation Guidelines.

Other objects derived from files in the BSP directory are related to the project facility. Each time a bootable project is created from a BSP directory, a projName.wpj file is created. A project also contains several derived source and header files including a makefile for use with the project facility, a prjObjs.lst file containing a list of all the object modules used for the build, and directories containing the object modules and VxWorks images themselves. Note that although these objects are derived from information in the BSP directory, the objects themselves are not located in the BSP directory.

2.3.3 Required Data Variables

You must declare and initialize the following data variables in your BSP.

sysPhysMemDesc[ ]
Determines physical memory layout

sysPhysMemDescNumEnt
Number of entries in sysPhysMemDesc[ ]

sysBootLine
Address of boot line

sysExcMsg
Catastrophic message area

sysFlags
Boot flags

sysPhysMemDesc[ ]

PHYS_MEM_DESC sysPhysMemDesc[ ]

The sysPhysMemDesc[ ] array holds descriptions of different memory ranges on the board. This is used by several vxWorks libraries, including the memory management subsystem. This array must be initialized by the BSP. Typically, it is
initialized statically during compile time, but it may also be initialized
dynamically early in the boot process.

Values for statically defined `sysPhysMemDesc[]` entries are assigned using
descriptive macro names.

The kinds of memory described by `sysPhysMemDesc[]` entries include system
RAM, flash or ROM, memory mapped processor registers, board registers,
memory mapped device registers including PCI memory space, vector table, static
RAM, or anything else that uses a memory mapped address range.

The fields included in the `PHYS_MEM_DESC` structure are, in order:

**virtualAddr**
The virtual address of the beginning of the memory region.

**physicalAddr**
The physical address of the beginning of the memory region.

**len**
The length, in bytes, of the memory region.

**initialStateMask**
A mask for the initial VM state.

**initialState**
The initial state that the memory management library should set the memory
to.

---

**NOTE:** VxWorks is a 32-bit OS, so it supports 32-bit virtual addressing.
However, on hardware that provides address space larger than 32 bits,
VxWorks does support a physical addressing space of up to 64 bits.

The masks used in `initialStateMask` are defined in `vmLib.h`:

- `VM_STATE_MASK_VALID`
- `VM_STATE_MASK_WRITABLE`
- `VM_STATE_MASK_CACHEABLE`
- `VM_STATE_MASK_MEM_COHERENCY`
- `VM_STATE_MASK_GUARDED`

Additional mask values may be available on some architectures. Check
`vmLib.h` and the appropriate architecture supplement for more information.
The following state values are available:

```
VM_STATE_VALID
VM_STATE_WRITABLE
VM_STATE_CACHEABLE
VM_STATE_MEM_COHERENCY
VM_STATE_GUARDED
```

Additional state values may be available on some architectures. Check `vmLib.h` and the appropriate architecture supplement for more information.

**sysPhysMemDescNumEnt**

```c
int sysPhysMemDescNumEnt
```

The `sysPhysMemDescNumEnt` variable contains the number of entries in `sysPhysMemDesc[ ]`. This is typically initialized statically during compile time.

**sysBootLine**

```c
char *sysBootLine
```

The `sysBootLine` string pointer points to the boot line that is configured for use when booting the system. The boot information is parsed using `bootLineCrack()`. It is typically set to the value `BOOT_LINE_ADRS`, and points to the boot line information in NVRAM.

**sysExcMsg**

```c
char *sysExcMsg
```

When there is a serious or catastrophic problem during the boot process, the system puts error messages at the location specified by `sysExcMsg`. This memory can then be examined from an external agent such as the `bootrom` image, or with an on-chip debugger.

The value of `sysExcMsg` should be initialized at compile time to `EXC_MSG_ADRS`, which is set to a default value in `configAll.h`. 
sysFlags

```c
int sysFlags; /* boot flags */
```

The `sysFlags` variable holds the boot flags, which control factors such as whether to perform an autoboot or whether to use TFTP as the boot device. This is used extensively by `bootrom`. The value of `sysFlags` is initialized in `bootConfig.c`.

### 2.3.4 Required Routines

The following routines must be present in your BSP. Failure to provide any of these routines results in unresolved references at link time.

- `sysBspRev()` Returns the BSP version and revision number.
- `sysClkConnect()` Connects a routine to the system clock interrupt.
- `sysClkDisable()` Turns off system clock interrupts.
- `sysClkEnable()` Turns on system clock interrupts.
- `sysClkInt()` Handles system clock interrupts.
- `sysClkRateGet()` Gets the system clock rate.
- `sysClkRateSet()` Sets the system clock rate.
- `sysHwInit()` Initializes the system hardware to a quiescent state.
- `sysHwInit2()` Initializes and configures additional system hardware.
- `sysMemTop()` Gets the address of the top of physical memory.
- `sysModel()` Returns the model name of the target system board.
- `sysNvRamGet()` Gets the contents of non-volatile RAM.
- `sysNvRamSet()` Sets the contents of non-volatile RAM.
- `sysSerialChanGet()` Gets the `SIO_CHAN` device associated with a serial channel.
- `sysSerialHwInit()` Initializes the BSP serial device(s) to a quiescent state.
- `sysSerialHwInit2()` Connects BSP serial device interrupts.
- `sysToMonitor()` Transfers control to the ROM monitor.

At the beginning of the development process, the required routines are very simple. In most cases, these routines are expanded over the course of the
development effort. The following pages describe the initial code for each required routine, and the file in which it is usually included.

**sysBspRev()**

The routine `sysBspRev()` is identical in all BSPs. This routine can be taken directly from the reference or template BSP and does not require modification.

**Timer Driver Routines**

Timer driver routines include the following:

- `sysClkConnect()`
- `sysClkDisable()`
- `sysClkEnable()`
- `sysClkInt()`
- `sysClkRateGet()`
- `sysClkRateSet()`

There are several timer drivers provided by Wind River. Files for these drivers are located in the `target/src/drv/timer` directory. If one of the existing timer drivers works for your target board, your `sysLib.c` file can simply include the appropriate file from the `timer` directory. For example, the MIPS R4000 processor includes an on-chip timer. This timer driver is provided in `target/src/drv/timer/mipsR4kTimer.c`. If your board uses this processor, your `sysLib.c` file can include the driver as follows:

```c
#include "timer/mipsR4kTimer.c" /* system timer */
```

In some cases, you may need to include both a header file from `target/h/drv/timer` and a source file from `target/src/drv/timer`. Check the `target/h/drv/timer` directory to see whether a header file for your driver is available.

If a standard timer driver is not provided for your target hardware, you may be able to copy an existing timer driver file to the BSP directory and make minor modifications. If you do this, it is wise to change the file name and routine names to avoid confusion. For example, some BSPs for ARM processors started with the `ambatimer.c` file and renamed it as the `ixm1200Timer.c` file. Be sure to document the name of the original driver in the source file.

In rare situations, you may need to create a custom `sysTimer.c` file. If this is the case for your BSP, you can copy routine prototypes for the `sysClk*()` routines from any of the existing timer drivers in `target/src/drv/timer`. 
sysMemTop()

The *sysMemTop()* routine returns the address of the top of VxWorks memory. During early BSP development, the *sysMemTop()* routine in *sysLib.c* simply returns a constant value based on LOCAL_MEM_LOCAL_ADRS, LOCAL_MEM_SIZE, PM_RESERVED_MEM (VxWorks 6.0 only), and USER_RESERVED_MEM.

In most implementations, *sysMemTop()* calls *sysPhysMemTop()* to obtain the address at the top of physical memory (for more information, see *sysPhysMemTop()* , p.35). Later, during BSP cleanup, the *sysPhysMemTop()* routine can be enhanced to allow automatic memory sizing.

The following is a macro-controlled version of *sysMemTop()* that can be used by any BSP to support fixed memory size:

```
/***************************************************************************
* sysMemTop - get the address of the top of VxWorks memory
* This routine returns a pointer to the first byte of memory not
* controlled or used by VxWorks.
* The user can reserve memory space by defining the macro USER_RESERVED_MEM
* in config.h. This routine returns the address of the reserved memory
* area. The value of USER_RESERVED_MEM is in bytes.
* RETURNS: The address of the top of VxWorks memory.
*/

char *sysMemTop()
{
    void
    {
        static char * memTop = NULL;

        if ( memTop == NULL )
        {
            memTop = sysPhysMemTop () - USER_RESERVED_MEM;

            #ifdef INCLUDE_EDR_PM
                /* account for ED&R persistent memory */
                memTop = memTop - PM_RESERVED_MEM;
            #endif
        }

        return memTop ;
    }
```
sysPhysMemTop()

The **sysPhysMemTop()** routine in **sysLib.c** returns the address of the top of physical memory. This routine is required for VxWorks 6.0 BSPs and, although it is not strictly required for VxWorks 5.5 BSPs, it is included in most. This routine can be enhanced to allow automatic memory sizing.

```c
char * sysPhysMemTop (void)
{
    LOCAL char * physTop = NULL;
    if (physTop == NULL)
    {
        physTop = (char *)(LOCAL_MEM_LOCAL_ADRS + LOCAL_MEM_SIZE);
    }
    return (physTop) ;
}
```

sysModel()

The **sysModel()** routine in **sysLib.c** returns a string pointing to the model number of the board. For simple BSPs, this routine returns a constant string. If the BSP supports multiple board models, **sysModel()** requires a method to distinguish between boards to determine which of the related strings to use. The following is a simple example:

```c
char * sysModel (void)
{
    if (portable) 
    {
        char * model = "Model 1";
    }
    else
    {
        char * model = "Model 2";
    }
    return (model) ;
}
```
/****************************************************************************
* sysModel - return the model name of the CPU board
* This routine returns the model name of the CPU board.
* RETURNS: A pointer to the string.
*/
char * sysModel (void)
{
    return (SYS_MODEL);
}

sysNvRamGet( ), sysNvRamSet( )

The sysNvRamSet() and sysNvRamGet() routines can be provided initially by nullNvRam.c, which is included from sysLib.c. Later, during BSP cleanup, the appropriate standard version (available in target/src/drv/mem) should be used or a custom version should be created.

sysHwInit( ), sysHwInit2( ), sysSerialHwInit( ), sysSerialHwInit2( )

You must create the custom sysHwInit(), sysHwInit2(), sysSerialHwInit(), and sysSerialHwInit2() routines. During initial development, empty stubs can be used.

When you are ready to add these routines, check the reference BSP to see how it handles devices that are common to your board. However, you must be sure to add code to quiesce all devices on your board, including those that are not present on the reference board. Otherwise, you may encounter problems once interrupts are enabled.

The cache initialization routines, including the routines to initialize L2 cache, should be called from sysHwInit(). The requirement is that these routines must be called before cacheEnable() during the boot process. For more information, see 3.3.5 Cache, MMU, and DMA Devices, p.75.

sysSerialChanGet( )

The sysSerialChanGet() routine in sysSerial.c returns the per-port SIO_CHAN structure required for each serial I/O (SIO) device. For more information, see Multi-Mode Serial (SIO) Drivers, p.103. If a fixed number of SIO devices are
supported, this routine returns a pointer to a statically allocated structure. The following is a sample for a generic BSP supporting exactly two serial devices:

```c
LOCAL SIO_CHAN boardSccChan1;
LOCAL SIO_CHAN boardSccChan2;

/****************************************************************************
* sysSerialChanGet - get the SIO_CHAN device associated with a serial channel
* This routine gets the SIO_CHAN device associated with a specified serial
* channel.
* RETURNS: A pointer to the SIO_CHAN structure for the channel, or ERROR
* if the channel is invalid.
*/
SIO_CHAN * sysSerialChanGet
(  
  int channel /* serial channel */
)
{
  if (channel == 0)
    return ((SIO_CHAN *) &boardSccChan1);
  else if (channel == 1)
    return ((SIO_CHAN *) &boardSccChan2);
  else
    return ((SIO_CHAN *) ERROR);
}
```

The `sysToMonitor()` routine in `sysLib.c` is called to reboot the system when `ctrl+X` is pressed on the console keyboard or, on some systems, when certain processor errors occur at interrupt level. When `sysToMonitor()` hands control over to the boot monitor, the system must be set to a state where no interrupts occur; failure to do this causes the reboot to fail. The following template can be used as a starting point. However, the TO BE DONE sections must be replaced by code that performs the stated operations.

```c
/****************************************************************************
* sysToMonitor - transfer control to the ROM monitor
* This routine transfers control to the ROM monitor. Normally, it is called
* only by reboot()--which services ^X--and bus errors at interrupt level.
* However, in some circumstances, the user may wish to introduce a
* <startType> to enable special boot ROM facilities.
* RETURNS: Does not return.
*/
```
STATUS sysToMonitor
{
    int startType /* parameter passed to ROM to tell it how to boot */
}

/* Warm reboot address */
/* NOTE: the address to use here is processor-dependent */
FUNCPTR pRom = (FUNCPTR) (ROM_TEXT_ADRS + some offset);

/* lock interrupts */
intLock();

/* disable processor-level cache */
cacheDisable(INSTRUCTION_CACHE);
cacheDisable(DATA_CACHE);

/* disable board-level cache */
/* TO BE DONE */

/* disable aux clock, if one is provided by the BSP */
/* TO BE DONE */

/* disable local devices on the board, e.g. serial devices */
/* TO BE DONE */

/* reset the serial device */
sysSerialReset();

/* set processor state to reasonable value */
/* TO BE DONE */

/* jump to bootrom entry point */
(*pRom) (startType);

/* in case we ever continue from ROM monitor */
return (OK);
}

A template for this routine is also available in the template BSP for your architecture, and examples are available in the reference BSPs included with your installation. However, you are encouraged to review the above template, as functionality in the template and reference BSPs may be incomplete.
2.3.5 Required Macros

BSP macros are defined in either Makefile or config.h, with some macros defined in both files. The following macros are required for all BSPs unless otherwise specified:

**CPU** (Defined in Makefile)
- The target CPU, which must be the same as for the reference BSP.

**CPU_VARIANT**
- The target CPU variant (for example, _bcm125x for MIPS Broadcom devices).
- This macro is not required for all architectures. For more information, see the VxWorks Architecture Supplement for your target processor.

**TOOL** (Defined in Makefile)
- The host tool chain (for example, diab), which must be the same as in the reference BSP. Most BSPs support both the Wind River Compiler (diab) and the Wind River GNU Compiler (gnu).

**TGT_DIR** (Defined in Makefile)
- The path to the target directory. The default is /target.

**TARGET_DIR** (Defined in Makefile)
- The BSP directory name.

**VENDOR** (Defined in Makefile)
- The name of the target board manufacturer.

**BOARD** (Defined in Makefile)
- The target board name.

**ROM_TEXT_ADRS** (Defined in Makefile and config.h)
- The boot ROM entry address in hexadecimal notation. For most target systems, this is set to the beginning of the flash address area. However, there may be some hardware configurations that use an area at the start of flash for the reset vector. In this case, the address is offset accordingly.
- The offset is typically architecture-dependent. Therefore, the low-order bytes of this macro can be copied from a reference BSP.

**ROM_LINK_ADRS** (Optional. Defined in Makefile and config.h)
- If used, this macro specifies the boot ROM link address in hexadecimal form. For most boards, it is set to the beginning of the flash address area. If this address is present, the linker uses it to link the boot ROM image. Otherwise, **ROM_TEXT_ADRS** is used as the link address.
ROM_WARM_ADRS
(Optional. Defined in both Makefile and config.h, or in either)

The boot ROM warm boot entry address in hexadecimal form. This is usually
a fixed offset beyond the cold boot entry point, ROM_TEXT_ADRS. The offset
is architecture-dependent, and can be obtained from the reference BSP or from
the `bcopyLong()` or `copyLong()` call in `bootInit.c` (located in the
target/config/all directory). If ROM_WARM_ADRS is defined, the code in
sysToMonitor() does an explicit jump to ROM_WARM_ADRS when a switch
to the hardware ROM code is desired.

ROM_SIZE (Defined in Makefile and config.h)
The flash area size in hexadecimal notation.

RAM_LOW_ADRS and RAM_HIGH_ADRS (Defined in Makefile and config.h)

RAM_LOW_ADRS is the address at which VxWorks is loaded.
RAM_HIGH_ADRS is the destination address used when copying the boot
ROM image to RAM.

**NOTE:** RAM_LOW_ADRS and RAM_HIGH_ADRS are absolute addresses,
typically chosen to be at an architecture-specific offset from the start of DRAM.
For information on the normal VxWorks memory layout, see the memory
layout diagram in the appropriate VxWorks Architecture Supplement.

HEX_FLAGS (Defined in Makefile)
Defines the architecture-specific flags for the objcopy utility that generates
S-record files.

MACH_EXTRA (Defined in Makefile)
Defines any extra machine-dependent files. In early development, make this
an empty declaration.

BSP_VER_1_1 (Defined in config.h)
BSP_VER_1_2 (Defined in config.h)
BSP_VERSION (Defined in config.h)
BSP_REV (Defined in config.h)

These macros indicate the version and revision numbers for the BSP. The
version number indicates which version of VxWorks can be used with the BSP.
A value of 1.2 for BSP_VERSION indicates that the BSP is intended for use with
VxWorks 5.4 or VxWorks 5.5 (Tornado 2.x). A value of 2.0 indicates a BSP that
is intended for use with VxWorks 6.0. If BSP_VER_1_1 is defined with a value
of 1, it indicates that the BSP is backward-compatible with VxWorks 5.4
(Tornado 1.0.1).
These macros must be defined before the `configAll.h` file is included. Note that `BSP_VERSION` and `BSP_REV` should contain strings.

**NOTE:** The BSP version and revision must be included in the BSP README file as well as in the `config.h` file. The definitions in these two files must agree.

### LOCAL_MEM_LOCAL_ADRS (Defined in `config.h`)
The start of the on-board memory area.

### LOCAL_MEM_AUTOSIZE or LOCAL_MEM_SIZE (Defined in `config.h`)
Only one of these two macros is defined for a given BSP.
- If defined, `LOCAL_MEM_SIZE` defines the fixed (static) memory size.
- If defined, `LOCAL_MEM_AUTOSIZE` indicates that the BSP determines the actual memory size when booting, and that no static size is assumed.

### ROM_BASE_ADRS (Defined in `config.h`)
The ROM start address in hexadecimal form.

### ROM_WARM_ADRS (Defined in `config.h`)
The warm boot entry address. This is usually defined as an offset from `ROM_TEXT_ADRS`.

### USER_RESERVED_MEM (Defined in `config.h`)
Size (in bytes) of the memory region reserved for application use. For more information, see *Wind River Technical Note #41*. The default value is 0 for all BSPs.

### VMA_START (Optional. Defined in Makefile)
This macro is used for creating hex files (for example, `bootrom.hex`). The default value is 0x00000000. If defined, it should be a hex address with a leading 0x. In some BSPs, this macro is defined as follows:

```
VMA_START = 0x$(ROM_TEXT_ADRS)
```

### NUM_TTY (Defined in `config.h`)
The number of TTY ports to be configured at boot time. The default value is 2.

**CAUTION:** Unless otherwise specified, the hexadecimal addresses in the macros in Makefile must not include a leading 0x. The copies in `config.h` must include the leading 0x.

Some additional architecture-specific macros may also be required in the makefile. For example, the i960 architecture must be instructed as to where to link the initial
42

boot record. For architecture-specific information, see the appropriate VxWorks Architecture Supplement and the VxWorks Hardware Considerations Guide.

2.3.6 Optional Routines

Most BSPs provide routines beyond those that are required. Typically, an auxiliary clock and a serial port are provided. In addition, some kind of Ethernet interface is supported. Other hardware is often made available as well. Descriptions of the routines required to support these hardware features are included in the 3.3.9 Providing Additional Optional Device Support, p.99, and in the VxWorks Device Driver Developer’s Guide.

2.3.7 Hardware Considerations

There are a number of hardware issues that relate to BSP development. For the most part, these issues are more relevant during board design than during BSP development. However, some BSP issues must be addressed. If the design of your target hardware is not already in place, it is worthwhile to ensure that the hardware is designed in a way that will simplify BSP development. For more information regarding target board design and VxWorks, see the VxWorks Hardware Considerations Guide.

When developing a BSP, you must know how the boot type is passed to romStart(). This depends on the processor's architecture, but is generally passed either in a register or on the stack. If the boot type is passed in a register, the register is determined by the C function calling convention for your processor. If it is passed on the stack, the stack is usually placed such that it begins before the text section and grows in the opposite direction.

A bank of LED indicators that can be used without any hardware initialization is a good feature to have in your target hardware. The first stage in BSP development should always be to write, test, and debug code that can set, clear, and modify the LEDs. This is the case even if an on-chip debugging (OCD) device, or another type of hardware debugger, is available.

Most boards use dynamic memory for the main bank of RAM, rather than static memory. When dynamic memory is used, a memory controller is required in order to provide memory refresh cycles. The memory controller must be initialized very early during system initialization, usually before any C code is run. For this reason, it is customary to write the memory controller initialization code in assembly, to be
linked with the boot ROM image. For more information, see the memory controller section of the *VxWorks Device Driver Developer’s Guide*.

### 2.4 The Development Environment

The development environment consists of a mechanism to build an object module, a method to download the image to the target, and a mechanism for testing the downloaded code. It includes several items: a hardware debugger (if you use one), the IDE installation, a compiler and other development tools, and a means of downloading VxWorks images for debugging.

**NOTE:** A hardware debugger, such as an on-chip debugging (OCD) system, is a good investment and is generally considered a requirement for efficient BSP development.

When porting a BSP, it is usually best to start with a debugging method that includes some simple test code rather than a full-blown VxWorks image. For example, if your board has LEDs, the first code you write may be the code to turn the LEDs on and off. By starting with this simple kind of code, you can verify the development environment in addition to creating a routine that is useful later in the BSP development process.

The development environment also includes compilers, linkers, and OS library files. The BSP provides board-specific functionality, and the BSP routines often depend on OS routines that are not normally provided by Wind River in source form. Object modules for these routines are provided in a library file in the VxWorks installation. The old VxWorks library naming convention was that libraries were named `libCPUTOOLvx.a`, where *CPU* is the CPU architecture of your board, and *TOOL* is the toolchain you are using to build your BSP. An example of an older library is `libPPC860gnuvx.a`.

Starting with VxWorks 5.5, the library files are split up into several different files. The `libCPUTOOLvx.a` files are still present as of VxWorks 5.5, but they are stubs only. The new files are kept in subdirectories under the `target/lib` directory, named `target/lib/ARCH/CPU/TOOL` and `target/lib/ARCH/CPU/common`, where *CPU* and *TOOL* are as described above, and *ARCH* is the abbreviation for the processor architecture family. For example, PowerPC libraries for use with the Diab C/C++ Compiler toolchain with the 860 processor are in `target/lib/ppc/PPC860/diab` and `target/lib/ppc/PPC860/common`. Several library files are kept in these two
directories; each library file contains object modules for individual components. In VxWorks 6.0, processor variants have been eliminated. For example, all PowerPC processors are now indicated using PPC32. For more information, see the appropriate VxWorks Architecture Supplement.

2.4.1 BSP Debugging Methods

Part of setting up your development environment is choosing a BSP debugging method. This section provides an overview of the hardware debugging options available to a BSP developer. For more detailed information, see 4. Debugging Your BSP.

Primitive Tools

For most of the early work of porting a BSP, the system is not initialized enough to use a host-based debugger, a target-based debugger, logMsg(), or printf() to obtain debugging information. Therefore, some method of low-level debugging must be selected.

A BSP developer can begin porting a BSP with no more debugging information than what is provided by an LED that can be turned on or off under software control. Later in the development process, a polled-mode serial output routine, possibly called kprintf(), can be created to print complex diagnostic information to the serial console.

Another debugging method consists of writing information to non-volatile RAM (NVRAM). This information can be displayed using another computer at a later time and can be used to obtain information about the state of the target processor.

Both of the above methods are considered primitive. Other methods are generally available to make the port easier and faster.
Native Debug ROMs

In some cases, the board manufacturer provides flash software that can be used to help debug the VxWorks BSP. To be useful, a ROM monitor must have breakpoint support. It is also helpful to have a mechanism by which to download the image. An example of a debug ROM is `ppcbug`, which is provided by Motorola.

ROM Emulator

A ROM emulator is a device that plugs into a ROM socket on your target system and emulates the behavior of a ROM part.

From the target system, this device functions as a ROM (with a possible difference in timing behavior). From the development host, a ROM emulator allows you to see every transaction visible to the ROM; typically, either all access to memory or all access to ROM. At a minimum, this device allows you to see what instructions are being executed during the initial phases of the boot sequence.

A ROM emulator eliminates the need to program flash devices and may allow you to see the steps of program execution. However, it does not allow access to the processor registers. A ROM emulator can be used in conjunction with LED or `kprintf()` debugging (see Primitive Tools, p.44). Note that this combination is better than either method by itself.

On-Chip Debugging (OCD) Devices

For BSP debugging, a hardware debugger is often a better solution than any of the basic tools presented above. Many modern processors provide a debug bus that allows access by external debugging hardware to useful processor information such as register values, interrupt mask, and other aspects of the processor’s internal state. One example of this type of interface is the JTAG port available on many PowerPC, MIPS, ARM, Intel XScale, and other processors. OCD devices, such as the Wind River ICE, can access this port. This access allows you to begin debugging much earlier in the BSP development process.

An OCD device provides access to the target processor’s registers, which allows you to start using the OCD before any VxWorks initialization code is written. In fact, this type of tool is often used to determine how the initialization code must set specific processor configuration registers.
During development, the OCD is used like a standard software debugger—that is, it is used to trace and modify program execution, examine and sometimes modify register contents, set breakpoints, and so forth. In addition, the OCD can be used to program flash devices, which saves time each time a new version of the BSP under development must be tested.

Additional development time can be saved when both the target board development team and the BSP development team have access to an OCD device. In this case, each team has access to the same information about what is happening on the target board. This greatly reduces uncertainty about the cause of the problem and whether it is attributable to hardware or software.

**NOTE:** Some OCD-based debuggers assert the non-maskable interrupt (NMI) line to obtain access to the processor. This can cause the processor to fail in an unpredictable manner, seemingly independent of the code that you are trying to debug. Check with your OCD device vendor to see if this is the case for your debugger. For more information on non-maskable interrupts, see *Non-Maskable Interrupts (NMI)*, p.53.

**Logic Analyzer**

A logic analyzer is a device regularly used during hardware development. If the BSP development and hardware development are closely coupled, the logic analyzer used to develop the hardware can also be used to assist in writing the BSP. However, it is rarely cost-effective to purchase an additional logic analyzer purely for BSP development purposes.

If a logic analyzer is used for BSP development, the processor must be configured in such a way that it always puts address requests to the external bus. This configuration may not be required by the hardware developers.

In some situations, an oscilloscope may also be useful for BSP development, especially when the BSP and hardware are developed in parallel.

**In-Circuit Emulator**

An in-circuit emulator replaces the target processor with an external device that emulates the processor. In-circuit emulators are not available for all processor and architecture types. If an in-circuit emulator is available for your target processor, it can be used for debugging during BSP development.
An in-circuit emulator provides all the advantages of an on-chip debugging (OCD) device and may include additional features and abilities beyond the OCD capabilities.

The disadvantages of an in-circuit emulator include cost and limited processor support. However, for processors with no OCD interface capability, an in-circuit emulator is sometimes the only viable solution for finding and fixing certain problems.

Like a logic analyzer, an in-circuit emulator is generally not cost-effective for BSP development alone.

### 2.4.2 WDB Debugging Interface

When no hardware debugger is available, try to minimize the amount of time during which you do not have access to the Wind River development tools, particularly the Wind debug target agent (WDB agent). Because the WDB agent is linked to the kernel, it can share initialization code with the kernel. Thus, after the initialization code has run, you can start either the WDB agent, the VxWorks kernel, or both.

The VxWorks WDB agent provides a powerful debugging environment and, if an OCD device is not available, it is possible to use the WDB agent for BSP debugging.

**NOTE:** Wind River BSP developers rarely use the WDB agent for debugging. However, when no OCD device, ROM emulator, or in-circuit emulator is available, the WDB agent is a good choice.

Using the WDB agent, you can debug the VxWorks image to which it is linked. The target agent’s linked-in approach has several advantages over the older approach of using a ROM monitor (see *Native Debug ROMs*, p.45). For example:

- There is only one initialization code module to write. In a traditional ROM-monitor approach, you must write two initialization code modules: one for the monitor and one for the OS. In addition, the traditional approach requires non-standard modifications to resolve contention issues over MMU, vector table, and device initialization.

- The code size is smaller because VxWorks and the target agent can share generic library routines such as `memcpy()`.

- Traditional ROM monitors debug only in *system mode*. The entire OS is debugged as a single thread. The WDB agent provides, in addition to system mode, a fully VxWorks-aware tasking mode. This mode allows debugging
selected parts of the OS (such as individual tasks), without affecting the rest of the system.

- Because the Wind River development tools let you download and execute code dynamically, you can download extensions and use the WDB agent to debug the extensions. The downloadable extensions include application code, new drivers, extra hardware initialization code, and so on.

How you download the WDB agent and the VxWorks kernel depends on your phase of development. When writing and debugging the board initialization code, you must create your own download path. This is no better or worse than the traditional ROM-monitor approach, in which you must create the download path for porting the monitor itself.

After you have the board initialization code working, how you proceed depends on the speed of your download path. If you have a fast download path, continue to use it for further kernel development. This is a advantage over the traditional ROM monitor approach that often forces you to use a serial-line download path. If you have a slow download path, you can burn the kernel into ROM, as well as the agent and as much generic VxWorks code as fits.

2.4.3 The Wind River IDE

When porting a VxWorks BSP, it is necessary to have the VxWorks libraries that come with a Wind River IDE installation. The IDE installation also provides header files, a compiler and other tools, and the framework for BSP development. Also, a BSP is not considered complete until bootable projects are tested and available.

2.4.4 Compiler and Tool Choice

When porting a BSP, there are often several choices of compilers available. At least one compiler is always available with the Wind River IDE, and that compiler is usually the best choice. However, there are often other choices available, either from Wind River or from third parties.

Whichever compiler is used, it must satisfy the following requirements:

- It must be available to all users of the BSP.
- It must be able to read and understand the VxWorks library format and object module format (OMF).
It must be able to generate code that works with the debugger, if any, that is to be used for BSP development. It should also work with the debugger(s) that will be used during application development.

It must not generate code that silently performs certain activities such as memory allocation. For example, no BSP code or driver code should be written using C++ because the C++ compiler does silent memory allocation to allocate constructors, as well as other tasks that are not available until after the OS is completely booted or that cannot be done during ISR execution.

Also keep in mind that the BSP is recompiled often, and that the BSP may be compiled with a different compiler than the one that is used for development. For portability, it is wise to insure that the compiler is used with the most stringent options available, such as the -ansi -pedantic flags of the GNU compiler. For more information, see the Wind River C coding standards in the VxWorks Hardware Interface Validation Guide.

To find out what compiler and linker flags are required, go to your reference BSP and build one of the standard VxWorks image types. Typically, this is vxWorks (a RAM image) or vxWorks.res_rom_nosym (a flash image).

There are also ancillary tools, such as an archiver, disassembler, linker, binary file dump program, and so on. These tools should be available as part of the package that the compiler comes with or as part of the debugger. If the package that is chosen is missing a tool, a compatible version of that tool may be available from some other source. For example, if a program to display object module symbols is missing, you can use the nmarch program (nmppc or nmarm, for example) that is part of the Wind River IDE installation.

### 2.4.5 Download Path

The following are some of the more common techniques for downloading code to the target during BSP development:

- Use the download protocol supplied in the board vendor’s debug ROMs. The drawback of this approach is that downloading is often slow. The advantage is that it is easy to set up.

- Program the image into ROM. This allows code to be put onto the target, but does not allow any mechanism for debugging other than the LED or kprintf() routines (see Primitive Tools, p.44). However, debugging the LED or kprintf() routines is extremely difficult if this is the download mechanism.
■ Use a ROM emulator (such as NetROM from AMC). The drawback of this approach is that it can take time for you to learn how to use the tool. The advantages include fast download times, portability to most boards, and a communication protocol that lets debugging messages pass from the target to the host through the ROM socket. For more information on ROM emulators, see ROM Emulator, p.45).

■ Use an OCD device (see On-Chip Debugging (OCD) Devices, p.45). This allows you to single-step through much of the initialization code.

■ Use an ICE (see In-Circuit Emulator, p.46). The main drawbacks of this approach include a high procurement cost and a lack of availability for all processors. However, it does let you single-step through the initialization code and can significantly improve a product’s time to market.

■ Use the WDB agent (see 2.4.2 WDB Debugging Interface, p.47). Once the WDB agent is available, many parts of BSP initialization can be downloaded and tested while running. In addition to a fast, efficient download path, this gives you access to the Wind River tools, including the full capabilities of the debugger.

After you have downloaded code to the target, examine memory or ROM to make sure your code is loaded in the right place. The GNU tools nmarch and objdumparch, supplied by Wind River, can be used on your compiled images to see what should be in the target memory. When reviewing this information, give special attention to the start addresses of the text and data segments.

2.5 Avoiding Common Problems

Most of the problems listed in this section are the result of doing the right thing in the wrong place or at the wrong time. Context is important. To avoid introducing problems into your BSP, examine your reference BSP carefully before starting your development and ensure that the reference BSP developer did not make the following mistakes.

Failing to Include LOCAL_MEM_LOCAL_ADRS

Many BSP writers assume that LOCAL_MEM_LOCAL_ADRS is zero and fail to include it in macros that must be offset by the start of memory.
For example, the routine `sysPhysMemTop()` indicates the highest addressable memory present on the system. If autosizing is not used, such as during early parts of BSP development, this routine can be written to return a constant value. This value should be relative to `LOCAL_MEM_LOCAL_ADRS`, for example:

```c
char * sysPhysMemTop()
{
    return ((char *)(LOCAL_MEM_LOCAL_ADRS + LOCAL_MEM_SIZE));
}
```

Most BSP developers do not change the value of `LOCAL_MEM_LOCAL_ADRS`, so this problem tends to be copied and replicated throughout development projects.

### Too Much Device Initialization in `romInit.s`

Many BSP writers add too much device initialization code to `romInit.s`. Treat the initialization in `romInit.s` as a preliminary step only. All real device initialization should be handled in `sysHwInit()` in `sysLib.c`.

Many embedded devices have a requirement for a very fast boot time. Developers working on such projects must ensure that the system boots quickly. This is usually achieved by removing initialization routines entirely, or by delaying the initialization until later in the boot process. Typically, efforts to minimize boot time do not require changes to `romInit.s`. However, if `romInit.s` includes too much initialization code, modification may be necessary.

### Not Enough Initialization in `sysALib.s`

Many BSP writers assume that any initialization done in `romInit.s` need only be done once. However, all initialization done by `romInit.s` should be repeated in the routine `sysInit()` in `sysALib.s`. If the initialization is not repeated, the BSP user must rebuild boot ROMs for simple configuration changes in their VxWorks image.

There are some kinds of initialization that do not need to be performed in `sysALib.s`, though these exceptions are limited. In most cases, the exceptions are limited to one of two situations. One kind of initialization that does not need to be done in `sysALib.s` is configuration of processor or board registers that can only be written once after initial power-on and that retain their original value regardless of subsequent attempts to change them. The other situation involves initialization that must be done in order for the code in `sysALib.s` to execute; for example, certain parts of memory controller initialization must be performed first.
Modified Drivers Located in the Wrong Directory

BSP writers frequently modify Wind River device drivers, as well as provide their own drivers. These BSP-specific drivers must be delivered in BSP-specific directories and not in the Wind River directories target/src/drv and target/h/drv. BSP-specific code belongs in the BSP-specific directory target/config/bspname. Modifying code in the Wind River directories can have very adverse effects for customers using multiple BSPs from different sources. The generic directories should contain only the original code provided by Wind River.

Confusing Configuration Options

In the config.h file, the user should be presented with clear choices for configuring the BSP. Material that cannot be configured by the user should not be in config.h, but should be placed in bspname.h instead.

In addition, the user should not have to compute values to be typed into config.h. Instead, there should be macros for manipulation of the relevant data. For example, if a register must be loaded with the high 12 bits of an address, the user should only be required to enter the full address. Even better would be for the user to enter the name of a symbol or macro that refers to the address. The code, either the compiler’s preprocessor or the configuration code that is part of the BSP, should do the computation of the value to load in the register.

The following examples illustrate correct configuration options:

```c
/* Division Factor of BRGCLK shift, specified in hardware docs */
#define SCCR_DFBRG_SHIFT 0x000c
#define BRGCLK_DIV_FACTOR 4
/* set the BRGCLK division factor */
* SCCR(immrVal) = (* SCCR(immrVal) & ~SCCR_DFBRG_MSK) |
  (BRGCLK_DIV_FACTOR << SCCR_DFBRG_SHIFT);
```

Correct example 2:

```c
#define BRGCLK_FREQ (SPLL_FREQ / ( 1 << (2 * BRGCLK_DIV_FACTOR)))
ppc860Chan [i].clockRate = BRGCLK_FREQ;
```

Correct example 3:

```c
lis r6, HIADJ(ROM_TEXT_ADRS)  /* load r6 with the address */
addi r6, r6, LO(ROM_TEXT_ADRS)  /* of ROM_TEXT_ADRS */
```

The following examples show incorrect configuration options:

```c
/* WRONG: DO NOT use a magic number in assembly source code! */
* SCCR(immrVal) = (* SCCR(immrVal) & ~SCCR_DFBRG_MSK) | 0x4000;
```

Incorrect example 2:

```c
/* WRONG: DO NOT use a magic number in C source code! */
ppc860Chan [i].clockRate = 0x16e3600;
```
Incorrect example 3:

```c
/* WRONG: DO NOT use a magic number in assembly source! */
lis r6, 0  /* load r6 with the address */
addi r6, r6, 0 /* of ROM_TEXT_ADRS */
```

Incorrect example 4:

```c
/* WRONG: DO NOT define a macro as a magic number! */
#define BRGCLK_RATE 0x16e3600
ppc860Chan [i].clockRate = BRGCLK_RATE;
```

Incorrect example 5:

```c
/* WRONG: DO NOT assume the high-order bits are zero! */
lis r6, 0  /* load r6 with the address */
addi r6, r6, LO(ROM_TEXT_ADRS) /* of ROM_TEXT_ADRS */
```

Non-Maskable Interrupts (NMI)

Because the kernel uses `intLock()` as the primary method of protecting kernel data structures, using non-maskable interrupts should be avoided. If an NMI interrupt service routine (ISR) makes a call to VxWorks that results in a kernel object being changed, protection is lost and undesirable behavior can be expected. For more information on ISRs at high interrupt levels, see the *VxWorks Kernel Programmer’s Guide*.

Also, note that a VxWorks routine marked as interrupt safe does not mean it is NMI interrupt safe. On the contrary, many routines marked as interrupt safe are actually unsafe for NMI.

On some architectures, the use of NMI cannot be tolerated for anything other than rebooting the target or permanently halting the target in order to retrieve the contents of memory. For example, on PowerPC, if an NMI occurs while certain sections of code are being executed, information about the return address is irrevocably lost. In this case, the processor is never able to return from the NMI ISR to that previously running code, regardless of the action taken by the NMI ISR.
3.1 Introduction

This chapter describes the BSP porting process in detail. Before beginning this process, be sure your development environment is set up and properly configured. You should also have a basic understanding of how VxWorks is initialized.

Creating a new BSP using the Wind River tools requires that you handle the development in graduated steps, each building on the previous, as follows:

1. Set up your development environment. For more information, see 2.4 The Development Environment, p. 43.

2. Write the BSP pre-kernel initialization code. This includes board initialization, memory initialization, and an LED driver (if applicable).

3. Start a minimal VxWorks kernel and add the basic drivers for an interrupt controller, timers, and serial devices.

4. Start the target agent and connect the Wind River development tools.
5. Complete the BSP. This can include adding support for busses, networking, boot ROMs, SCSI, caches, MMU initialization, and direct memory access (DMA).

6. Generate a default project for use with the project facility.

The goal of this procedure is not only to create a new BSP, but also to minimize the time during which you do not have access to the Wind River development tools—in particular, the Wind Debug target agent (WDB agent). Because the WDB agent is linked to the kernel, it can share initialization code with the kernel. Thus, after the initialization code has run, you can start either the WDB agent, the VxWorks kernel, or both.

3.2 Getting a Minimal Kernel Running

During the initial phases of BSP development, command-line tools are used to build the code. No Wind River tools are available. A good early step in the development process is to write simple code that helps to verify that the CPU is working, making later debugging easier.

Your initial strategy might be to create a BSP directory and add the minimum required files. This includes the files specified in 2.3.1 Source and Include Files, p.21. You must also ensure that there are stubs for each of the routines described in 2.3.4 Required Routines, p.32.

Next, build your VxWorks image and verify that it contains the expected code at the proper locations. For more information on what can be done at this stage of the process, see 4. Debugging Your BSP. All of these steps can be done before hardware is available.

3.2.1 Initializing the Board

The first task that the BSP must accomplish is to initialize the board’s registers to the point that the processor executes instructions correctly. Typically, some of this initialization is handled by the target hardware at power-up time. For example, as specified in 2.2.3 Architecture Considerations, p.14, MIPS processors use a modeIn pin to set the initial values of some processor registers. Other registers must be set...
in `romInit()`. The selection of processor registers that must be set early in development depends on the processor family and your specific processor.

In addition to the minimum set of required processor registers, some board registers must be initialized. The selection of board control registers that must be set at this point is determined by the board design.

In most cases, the processor-specific requirements are to:

- Mask processor interrupts.
- Set the initial stack pointer to `STACK_ADRS` (defined in `configAll.h`).
- Disable processor caches.

### 3.2.2 Initializing Memory

Typically, the requirements for DRAM initialization include:

- wait states
- refresh rate
- chip-selects
- disabling secondary (L2) caches (if needed)

The code in `romInit.s` must initialize the processor and board control registers (BCRs), as well as the memory controller. Processor initialization on your board should be identical to the processor initialization in the reference BSP. You must modify the BCR initialization code provided by the reference BSP.

If your board does not use the same memory controller as the reference BSP, you may also need to write the memory controller initialization code. This code is often available from the memory controller vendor as assembly source code and can often be used without modification.

It is possible to use an OCD device to verify the values of the memory controller registers. Using the debugger, set the appropriate registers to the desired values and verify that RAM is readable and writable. Then use the working values to create the memory initialization routine `sysMemInit()`. For more information on OCD devices, see *On-Chip Debugging (OCD) Devices*, p. 45.

### 3.2.3 Using Debug Routines in the Initialization Code

It is usually helpful to validate the development environment by writing code to turn the board LEDs on and off. This allows you to include debug code that can provide information about the state of the board initialization.
On a well-designed board, the LEDs are addressable without having too many processor or board registers configured and without very much additional bus configuration. The LED code should be simple. The following is an example of C source code for a simple LED system (you may also use LED code from your reference BSP):

```c
/* sysLed.c - Wind River 8260 User LED driver */
/* Copyright 1984-2003 Wind River Systems, Inc. */
#include "copyright_wrs.h"

/* modification history
--------------
01a,30jul01,g_h created from T2 SBC8260/sysLib.c */
/*
DESCRIPTION
This module contains the LED driver.

INCLUDES: sysLed.h */

/* includes */
#include "vxWorks.h"
#include "wrSbc8260.h"
#include "sysLed.h"

#ifdef INCLUDE_SYSLED
/* locals */
LOCAL UINT8 sysLed;

/************************************************************************
 * sysLedInit - Initialize LEDs.
 * This routine initializes the LED variable to zero and clears all LEDs.
 * RETURNS: N/A.
 * SEE ALSO: sysLedOn(), sysLedOff(), sysLedControl().
 */

void sysLedInit(

void)
{
    sysLed = 0;
}
*/
```
* Write to LED.
*/
BSCR_LED_REGISTER = sysLed;
}

/*******************************************************************************/
* sysLedOff - Turn selected LED off.
* 
* This routine set the selected LED to off.
* 
* RETURNS: N/A.
* 
* SEE ALSO: sysLedInit(), sysLedOff(), sysLedControl().
*/
void sysLedOff
{
(UINT8 led
{
sysLed &= ~led;

/*
 * Write to LED.
*/
BSCR_LED_REGISTER = sysLed;
}

/*******************************************************************************/
* sysLedOn - Turn selected LED on.
* 
* This routine set the selected LED to on.
* 
* RETURNS: N/A.
* 
* SEE ALSO: sysLedInit(), sysLedOn(), sysLedControl().
*/
void sysLedOn
{
(UINT8 led
{
sysLed |= led;

/*
 * Write to LED.
*/
BSCR_LED_REGISTER = sysLed;
}
/**
 * sysLedControl - Turn selected LED(s) on or off.
 * This routine sets the selected LED on or off.
 * RETURNS: N/A.
 * SEE ALSO: sysLedInit(), sysLedOff(), sysLedOn().
 */

void sysLedControl
	(int ledOn,
	 UINT8 led
	)
{
	/* Check led state. */
	
#if LED_CONTROL
    if (ledOn)
        sysLed |= led;       /* Set LED on. */
    else
        sysLed &= ~led;      /* Set LED off. */
#endif

	/* Write to LED. */
	BSCR_LED_REGISTER = sysLed;
}
#endif /* INCLUDE_SYSLED */

If the LED manipulation routines are written before the environment is set up for
C subroutine linkage, the routines must be written in standalone assembly
language. In this case, the above sample code can be used as a starting design for
your assembly code. Later on, during the cleanup phase of your BSP development,
the LED routines can be rewritten in C.

In addition to the basic LED routines, a simple control loop is useful to flash the
LEDs on and off, with a suitable delay between the flashes so that they can be seen
easily.

Once the LED routines are written, your initialization code can include calls to turn
on or off LEDs at specific points during initialization.

3.2.4 Debugging the Initialization Code

The beginning portions of the ROM and RAM initialization sequences differ, but
the sequences are otherwise the same. Details of what each BSP procedure must do
are provided in 2.2 Boot Sequence, p.7. This section reviews the steps of the initialization sequence and supplies tips on what to check if a failure occurs at a particular step.

Initializing ROM-Based Image Types

This section describes the initialization sequence for the ROM-based VxWorks images vxWorks_rom and vxWorks_resrom_nosym.

romInit.s: romInit()

At power-up (cold start) the processor begins execution at romInit(). romInit() performs the minimal setup necessary to transfer control to romStart() (in target/config/all/bootInit.c). Most hardware and device initialization is performed later in the initialization sequence by sysHwInit() in sysLib.c.

romInit() is responsible for the following actions:

- Initializing the processor.
- Initializing access to target DRAM.
- Jumping to romStart() for further initialization; passing BOOT_COLD on a cold boot, or the parameter passed from sysToMonitor() on a warm boot.

For sample initialization, see the romInit.s file in your reference BSP.

Take care not to add too much initialization code to romInit(). It is better to do the minimum amount of initialization at this time and to perform additional initialization later in the process. Because some BSPs do more initialization in romInit() than necessary, it is wise to review the code from the reference BSP and remove any initialization code that is unnecessary at this stage of the boot sequence.

bootInit.c: romStart()

The text and data segments are copied from ROM to RAM in one of the following ways:

- For vxWorks_rom, both the text and data segments are copied to RAM.
- For vxWorks_resrom_nosym, only the data segment is copied to RAM.
After the copy action, verify that the data segment is properly initialized. For example:

```c
int thisVal = 17; /* some data segment variable */
...
if (thisVal != 17)
    somethingIsWrong();
```

If something is wrong, check whether RAM access is working properly. For example:

```c
int dummy;
...
dummy = 17;
if (dummy != 17)
    somethingIsWrong();
```

If RAM access is working, check that the data segment was copied into memory at the right offset. This is only a problem for `vxWorks_resrom_nosym` images. The `romStart()` routine assumes that the data is located at some architecture-specific offset from the end of the text segment in ROM. The exact address used is an architecture-dependent offset from the `etext` symbol. For the specific value used by your architecture, see the `copyLongs()` or `bcopyLongs()` calls in `romStart()` in `target/config/all/bootInit.c`.

Keep in mind that the memory offset can be different from the reference BSP offset if you are using alternative tools to create your ROM image or if you are using a custom linker script to create your VxWorks image. In these cases, you may need to adjust the offset accordingly.

The last task `romStart()` performs is to call the generic initialization routine `usrInit()` in `usrConfig.c`. The rest of the initialization sequence is described in `Initializing All Image Types`, p.65.

### Creating Additional Diagnostic Routines

Once the processor and memory have been initialized, you have the opportunity to spend some time preparing additional diagnostic routines that will help with the remainder of the development effort.

**LED Routines**

If you have not done so already, you may wish to create LED routines for debugging purposes. For more information, see 3.2.3 Using Debug Routines in the Initialization Code, p.57.
Console Output Routines

In addition to the LED routines described above, it may also be helpful to have a polled-mode serial output routine. The first step in producing this routine is to create a more basic routine, possibly called something such as outConsole(), that does unformatted polled-mode serial output. This does not allow numbers to be displayed easily, but it does allow diagnostic output. The prototype of outConsole() is as follows:

```c
STATUS outConsole
  (char *buffer, /* buffer passed to routine */
   int nchars, /* length of buffer */
   int outarg /* arbitrary arg passed from fmt routine */)
```

This routine disables all interrupts; use polled mode output for the serial device until all characters have been printed, then reset the interrupt mask to the previous value.

Once the outConsole() routine is created with the prototype specified above, it is possible to create a kprintf() routine to allow formatted output. The source code is similar to the following:

```c
int kprintf
  (const char * fmt, /* format string to write */
   ... /* optional arguments to format string */
  )
{
  va_list vaList; /* traverses argument list */
  int nChars;
  va_start (vaList, fmt);
  nChars = fioFormatV (fmt, vaList, outConsole, 1);
  va_end (vaList);
  return (nChars);
}
```

NOTE: This suggested source code for kprintf() assumes that formatted I/O is configured into the system. However, this may not be the case for your system. When you are ready to finalize your BSP, the kprintf() routine should be surrounded by #ifdef INCLUDE_STDIO and #endif /* INCLUDE_STDIO */ statements to avoid pulling in the formatted I/O module unexpectedly. As an alternative, you can write a kprintf() routine without calling fioFormatV(). However, the non-standard I/O implementation requires more development effort.
Copying Additional Code From the Reference BSP

If you followed the guidelines provided in earlier sections, your initial development for processor and memory initialization consisted of a number of files containing empty stub routines. At this point, you can copy relevant material from the reference BSP to your BSP directory.

It is also common practice for developers to copy `usrConfig.c` to the BSP directory and modify `Makefile` with the `USRCONFIG=` line such that a local version of the `usrConfig.c` file is used. In this practice, the contents of the `usrInit()` and `usrRoot()` routines are commented out using `#if 0 /* BSP development */` and `#endif /* BSP development */`. You may also wish to add a call to a debugging output routine (such as `kprintf()`) at the end of `usrInit()` (before the call to `kernelInit()`) and at the beginning of `usrRoot()`.

When BSP development reaches the stage where `usrInit()` is being executed, remove the commenting from short sections to verify that the system continues to work with these sections in place. This is done by moving the `#if 0 /* BSP development */` line to below the sections that should now be included. At the end of `usrInit()`, a call to `kernelInit()` is made. Once you reach the point at which all the `usrInit()` code is included and the call to `kernelInit()` is occurring, the system should execute the diagnostic message that you had placed at the beginning of `usrRoot()`. If it does not execute the message, there is a problem with the BSP. Once `usrRoot()` is successfully called, start removing the commenting from sections of `usrRoot()`.

**NOTE:** If the board fails to boot when a system module is initialized, it is almost always caused by a failure in the BSP.

Initializing RAM-Based Image Types

This section describes the initialization routine for the RAM-based VxWorks image.

**sysALib.s: sysInit()**

The VxWorks entry point is `sysInit()`. `sysInit()` performs the minimal setup necessary to transfer control to `usrInit()` (in `usrConfig.c`). Most hardware and device initialization is performed later in the initialization sequence by `sysHwInit()` in `sysLib.c`. 
Initializing All Image Types

The remainder of the initialization code is common to both ROM- and RAM-based images.

**usrConfig.c: `usrInit()`**

From a BSP writer’s point of view, the main significance of `usrInit()` is that it clears the bss segment so that uninitialized C global variables are now zero, and then calls `sysHwInit()` (in `sysLib.c`) to initialize the hardware. If memory is set up properly, there is little that can go wrong in this routine.

**sysLib.c: `sysHwInit()`**

This is the heart of the BSP initialization code. This routine must reset all hardware to a quiescent state so as not to generate uninitialized interrupts later when interrupts are enabled.

Note that it is not sufficient to manipulate the processor’s interrupt mask. In the general case, it is possible for multiple devices to be connected to the same interrupt line. If this is the case, disabling the interrupt controller for that interrupt line prevents interrupts at the time `sysHwInit()` is executing. However, when interrupts are enabled later, or when the first device connected to a given interrupt line is enabled, other devices using the same interrupt line may cause unacknowledged interrupts, resulting in a system failure.

**usrConfig.c: `usrInit()`**

After `sysHwInit()` completes, control returns to `usrInit()`. The last task `usrInit()` performs is a call to `kernelInit()` to start the VxWorks kernel. This is the end of the pre-kernel initialization code. The `kernelInit()` routine does not return. Rather, it starts the kernel with `usrRoot()` as the first task.

At this point, if you want to bring the kernel up under control of the WDB agent, you can start the agent. This is an optional step and is not typically performed. For more information, see 3.2.5 Starting the WDB Agent Before the Kernel, p.66.

**kernelInit()**

The `kernelInit()` routine source code is not normally available during BSP development. Instead, the object module is extracted from a library. Because of this, the source code cannot be modified to add debugging information.

However, `kernelInit()` is very important during BSP development because, deep within the `kernelInit()` routine, interrupts are finally enabled. A very common
mistake in BSP development is the failure to ensure that all interrupt sources are quiescent prior to enabling interrupts. If this is not done before the call to \texttt{kernelInit()}, the system typically hangs or fails, causing confusion for the BSP developer because the source of the problem is not obvious.

If \texttt{kernelInit()} is called but execution fails to reach the start of \texttt{usrRoot()}, or if the system behaves erratically in other ways after the call to \texttt{kernelInit()}, usually it is one of two problems. Either \texttt{sysMemTop()} is returning a bad address or, more likely, some device has not been reset and is generating an interrupt. In the latter case, you must modify \texttt{sysHwInit()} to reset the interrupting device.

To find the source of the interrupt, start by figuring out the interrupt vector being generated, applying any of the following techniques:

- Use a logic analyzer to look for instruction accesses to the interrupt vector table.
- Use an OCD device to set breakpoints in the interrupt vector table.
- Modify \texttt{sysHwInit()} to mask suspected interrupt vectors through an interrupt controller.
- Modify \texttt{sysHwInit()} to connect debugging routines to the suspected interrupt vectors using \texttt{intVecSet()} (you cannot use \texttt{intConnect()} because it calls \texttt{malloc()} and the VxWorks memory allocator is not yet initialized).

\texttt{usrConfig.c: usrRoot()} 

The remainder of the VxWorks initialization is done after the kernel is started in \texttt{usrRoot()}. The details of the initialization process are covered in subsequent sections. In this phase, it is enough for \texttt{usrRoot()} to verify that \texttt{sysHwInit()} is properly written.

At this point, you have a working kernel but no device drivers. The only drivers required by VxWorks are a timer and possibly an interrupt controller. Most BSPs also have serial drivers.

### 3.2.5 Starting the WDB Agent Before the Kernel 

\textbf{NOTE:} This procedure applies only to images built from the command line.

This step is optional when creating a new BSP and is rarely performed. However, if you have a slow download environment, you may want to put everything in
ROM as early as possible and thus save download cycles. In this case, starting the WDB agent before the kernel is desirable.

Keep in mind, there are several disadvantages to starting the agent before the kernel. These are:

- Once the hardware initialization code is written, bringing up the kernel takes less time than bringing up the agent. Because most developers consider a working kernel to be the more significant milestone, they usually start with the kernel.

- Starting the agent before the kernel is not a significant help to getting the basic kernel working. This is because the basic kernel adds little to what you have written already: the basic kernel adds only a timer driver and possibly an interrupt controller, which are simple devices.

- Starting the WDB agent before the kernel limits you to system-mode debugging.

Starting the agent before the kernel is described in the Wind River Workbench User’s Guide for VxWorks: Setting Up Your Hardware and the VxWorks Kernel Programmer’s Guide: Kernel. The following sections provide important additional information.

Caveats

Because the virtual I/O driver requires the kernel, add the following line to config.h:

```c
#define INCLUDE_WDB_VIO
```

There is an important caveat if you are planning to use the target agent serial-line communication path. When the kernel is first started, interrupts are enabled in the processor, but driver interrupt handlers are not yet connected. You must ensure that the serial device you use for agent communication does not generate an interrupt. If your board has an interrupt controller, use it to mask serial interrupts in `sysHwInit()`). Be aware that the target agent attempts to use all drivers in an “interrupt on first packet” mode. As a result, you should modify the serial driver to refuse to go into interrupt mode, even if the agent requests that mode.

System-Mode Debugging Techniques

After you have the agent working, you can use it to debug the VxWorks image to which it is linked. To save download time, link the VxWorks code you want to test—driver code, in particular—into the ROM image. To avoid re-making ROMs, consider adding hooks to your BSP and driver routines as follows:
```c
void (*myHwInit2Hook)(void); /* declare a hook routine */
...
void sysHwInit2 (void)
{
    if (myHwInit2Hook != NULL) /* and conditionally call it */
    {
        myHwInit2Hook();
        return;
    }
    ...
    /* default code */
}
```

Adding hooks allows you to replace the routine from the debugger dynamically. For example, to override the behavior of `sysHwInit2()` above, create a new version of it called `myHwInit2()` in a module called `myLib.o`, and then type the following:

```bash
(gdb) load myLib.o
(gdb) set myHwInit2Hook = myHwInit2
(gdb) break myHwInit2
(gdb) continue
```

However, if you start the agent before the kernel, you must start the agent after the call to `sysHwInit()`. Therefore, you cannot override `sysHwInit()`. Alternatively, you can add additional hardware initialization code that is called before the kernel is started. In this case, you add a hook right before the call to `kernelInit()`.

As an alternative to hooks, you can call routines from the debugger by using GDB’s call procedure. For example:

```bash
(gdb) call myHwInit2
```

The advantage of using hooks instead of the call mechanism is that:

- Hooks let you avoid executing the original code.
- Hooks are much faster than the call mechanism.

If your board has an “abort” or “halt” button, consider connecting a debugging routine to the abort interrupt. Then you can set a breakpoint on your interrupt handler from the debugger. This provides a way for you to gain control of the system if it appears to fail. In this case, it is best to have the abort switch tied to a non-maskable interrupt (NMI).

**WARNING:** Only fatal interrupts such as “abort” can be connected to an NMI. If a device interrupt is connected to an NMI, the kernel does work properly.
3.2.6 Building and Downloading VxWorks

The VxWorks image you load to the target depends on the download method you use. The primary images are as follows:

vxWorks
This image starts execution from RAM. It must be loaded into RAM by some external means such as the board’s native debug ROMs.

vxWorks_rom
This image starts execution from ROM, but its text and data segments are linked to RAM addresses. Early in the initialization process, it copies itself into RAM and continues execution from that point.

vxWorks_resrom_nosym
This image executes from ROM. Only the data segment is copied into RAM.

For additional image types, see 2.2.2 Boot Sequence Configurations, p.11.

If your download path puts the image in RAM (such as when using a vendor debug ROM), use the vxWorks image. If your download path puts the image in ROM (such as when using NetROM), use either vxWorks_rom or vxWorks_resrom_nosym. The advantage of vxWorks_rom is that it can be more easily debugged because software breakpoints can only be set on RAM addresses. The advantage of vxWorks_resrom_nosym is that it uses less target memory. The makefile for both ROM images lets you specify an optional .hex suffix (for example, vxWorks_rom.hex) to produce an S-record file, in addition to the object file.

There is a file called depend.cputool that contains the file dependency rules used by the makefile. If this dependency file does not already exist, the makefile automatically generates it. If you add new files to the BSP, delete the dependency file and let the makefile generate a new file.

After you have downloaded your code to the target, examine memory or ROM to make sure that the code is loaded in the right place. Use the nm and objdump utilities on the VxWorks image to compare what should be in the target memory with what is actually there. Pay special attention to the start addresses of the text and data segments.

For additional information on building and downloading VxWorks, see the appropriate VxWorks programmer’s guide.
3.2.7 Interrupt Controllers

The generic interrupt controller device drivers reside in the directory `target/src/drv/intrCtl`. See the template driver, `templateIntrCtl.c`, for detailed information on interrupt controller driver design and construction.

Certain CPU architectures use external interrupt controllers to receive and prioritize external device interrupts. Wind River has prepared a draft document to define a standard interrupt controller device interface. To see this document, go to the Wind River Online Support Web site and look under Wind River Technical Notes.

3.2.8 ISR Guidelines

After the kernel is started, use the `intConnect()` routine and the `INUM_TO_IVEC` macro to connect interrupt service routines (ISRs) to the interrupt vector table. For example:

```c
intConnect (INUM_TO_IVEC (intVec), proc, param);
```

The `intVec` parameter is the interrupt vector, `proc` is the C routine to call in response to the interrupt, and `param` is a parameter to pass the `proc` routine.

A common mistake made when writing ISRs is to omit the interrupt acknowledgement needed to clear the interrupt source. The undesirable result of this omission is the immediate generation of another interrupt as soon as the ISR completes.

3.2.9 DMA

VxWorks does not currently impose a DMA driver model. DMA support is optional, and the architecture of such support is left to the implementation.

3.2.10 Minimum Required Drivers

The only driver required by VxWorks is the system clock, although certain architectures, such as Intel Architecture and PowerPC, also require an interrupt controller driver.

Implementing a system clock driver typically involves using one of the existing drivers from `target/src/drv/timer` (and `target/src/drv/intrCtl`, if an interrupt controller driver is required). If you are reusing an existing driver, all you need to
do is to perform board-specific hardware initialization in `sysHwInit()` and to connect the interrupt by calling `intConnect()` in `sysHwInit2()`. The timer drivers are simple devices that can be tested by modifying `usrRoot()` to perform some action periodically, such as blinking an LED. For example:

```c
void myTestCode (void)
{
    while (1)
    {
        taskDelay (5*sysClockRateGet());
        sysFlashLed();
    }
}
```

For a normal development system, it is often useful to have serial and Ethernet drivers as well, but these are not required.

### 3.2.11 Serial Drivers

Most BSPs include an SIO driver for the console serial port. In many cases, one of the standard drivers in `target/src/drv/sio` can be used.

Early in the development process, it was suggested that you remove most of the body of `usrRoot()` with `#if FALSE`/`#endif` pairs. In order to enable the serial driver, you must move the `#if FALSE` line to a point further down in the code, below the point at which the serial devices are initialized. To test the port, modify `usrRoot()` to spawn some application test code that tests your driver.

For example, periodically print a message to the console as follows:

```c
void myTestCode (void)
{
    extern int vxTicks;
    char * message = "still going...\n";
    while (1)
    {
        /* print a message every 5 seconds */
        taskDelay (5*sysClockRateGet());
        write (1, message, strlen (message));
    }
}
```

If none of the standard drivers is applicable to your BSP, you can create a custom SIO driver using a similar driver from `target/src/drv/sio` and the template driver in `target/src/drv/sio/templateSio.c`.

If you are porting an older BSP (for example, a BSP from a version of VxWorks older than VxWorks 5.2), the device driver used for the serial port may be the older type of serial driver instead of an SIO driver. For the purpose of backward
compatibility, these drivers are available in `target/src/drv/serial`. However, no new development should be done with these drivers. If serious problems are encountered with the old serial driver, it is recommended that you convert the BSP to use an SIO driver.

### 3.3 Finalizing Your BSP

This section summarizes the remaining tasks essential to completing your BSP port. Included is a discussion of cleanup, timers, networking, and other issues.

#### 3.3.1 Cleanup

During BSP development, a number of files may be changed, and specific debugging routines are developed. These changes should be cleaned up before the BSP is finalized.

After the BSP is working with a minimum set of drivers, the private copies of `usrConfig.c` and `bootInit.c` should be removed from the BSP directory so that the BSP uses the generic versions of these files (located in the `target/config/all` directory). To reinstall the generic versions, remove the following lines from your BSP `Makefile`:

```makefile
BOOTINIT = bootInit.c
USRCONFIG = usrConfig.c
```

And then perform a `make clean`.

Previously, you may have masked out unwanted configuration code with `#if FALSE/#endif` pairs. Now the unwanted code must be removed in a more standard way. That is, you must undefine the appropriate macros in `config.h`. Keep in mind the macro dependencies listed in the `usrDepend.c` file (located in `target/src/config/`).

The LED routines used for debugging are typically short and are likely to be useful for applications after BSP development is complete. For these reasons, they should not be removed. If the routines have not been rewritten in C, you may want to rewrite them now in order to ease the future support burden.

After the port is finished, the `kprintf()` routine should not be used. It may be appropriate to leave the routine in the source file for future support requirements.
However, this file should not be used by default. The file may also be commented out in the source file using a macro such as 
#include POLLED_CONSOLE_OUTPUT.

3.3.2 Projects

The Wind River Workbench documentation contains the necessary information for creating, configuring, and building projects. These steps can all be handled through the project facility. For more information, see the Wind River Workbench User’s Guide or online help.

3.3.3 Adding Other Timers

Your driver can include an auxiliary clock driver—if your target hardware supports it—as well as a high-resolution timestamp driver.

The auxiliary clock is used by the VxWorks spy utility, and also by certain Wind River host tools. For more information on the auxiliary clock interface, see the reference entries for the various sysAuxClk*() routines and the VxWorks Device Driver Developer’s Guide.

The auxiliary clock interface consists of the following routines:

sysAuxClkConnect() connect a routine to the auxiliary clock interrupt
sysAuxClkDisable() turn off auxiliary clock interrupts
sysAuxClkEnable() turn on auxiliary clock interrupts
sysAuxClkInt() handle auxiliary clock interrupts
sysAuxClkRateGet() return the current auxiliary clock interrupt rate
sysAuxClkRateSet() set the auxiliary clock interrupt rate

The high-resolution timestamp driver is currently used only by the Wind River System Viewer, but writing a timestamp driver can be useful to you for future debugging and can also be useful for application developers using your BSP. The interface can be found in the header file target/h/drv/timer/timestampDev.h.
3.3.4 **NVRAM**

VxWorks defines an interface for reading and writing to a persistent storage area. This interface is called the non-volatile memory library. VxWorks uses this library to store boot information.

Early in the development process, it is recommended that you include `nullNvRam.c` in `sysLib.c`. When you finalize your BSP, it is best to replace `nullNvRam.c` with a more appropriate interface so that boot information can be kept after the board is powered off.

The driver files in `target/src/drv/mem/` include generic versions of NVRAM support routines. These files include:

- `nvRam.c`—supports NVRAM that is addressed as if it were RAM (for example, battery-backed RAM)
- `nvRamToFlash.c`—supports target systems with flash but no other non-volatile memory
- `nullNvRam.c`—supports target systems with no electronically programmable non-volatile memory

Each of the standard files provides the required routines `sysNvRamSet()` and `sysNvRamGet()`, and can be included in `sysLib.c`. The `nvRamToFlash.c` version provides read and write wrappers that call the flash memory routines `sysFlashGet()` and `sysFlashSet()`. If `nvRamToFlash.c` is used, the `sysFlashGet()` and `sysFlashSet()` routines must be provided by the BSP. However, if the `nvRam.c` version works for your board, no additional work is necessary.

If a more complex system is required or if the board's NVRAM does not work with the provided routines, NVRAM support can be provided by the BSP. In many BSPs, the required routines are put in the `sysLib.c` file. However, the preferred method is to put NVRAM support in a separate file called `sysNvRam.c`. In either case, the routines `sysNvRamSet()` and `sysNvRamGet()` must be provided to prevent undefined references when building VxWorks. If it is necessary to write custom versions of these routines, the routines from the standard libraries in `target/src/drv/mem/` can be used as a reference. If necessary, additional NVRAM support routines can be provided in the BSP as well.

---

**NOTE:** Wind River does not recommend using `nullNvRam.c` in your final BSP unless it is the only option available for your target system.
3.3.5 Cache, MMU, and DMA Devices

The next step in the BSP development process is to get the BSP working with cache and MMU enabled.

The standard cache and MMU libraries are enabled and initialized by the `usrInit()` code in `usrConfig.c`. The call to `cacheLibInit()` is marked by `#ifdef INCLUDE_CACHE_SUPPORT`. To enable cache, define `INCLUDE_CACHE_SUPPORT`, and define `USER_I_CACHE_MODE` and `USER_D_CACHE_MODE` to `CACHE_ENABLED` in `config.h`. You may also need to adjust any conditional compilation you are using for BSP debugging.

Similarly, the MMU is enabled with a call to `usrMmuInit()` in the `usrInit()` routine located in `usrConfig.c`. The call to `usrMmuInit()` is surrounded by `#ifdef INCLUDED_MMU_BASIC` or `INCLUDE_MMU_FULL`.

Enabling the cache or MMU is often a source of problems in the BSP development process. Although the system may work properly with cache and MMU disabled, it is often the case that the system fails to operate correctly when cache or MMU is first enabled. Typically, the cause of the failure is missing or incorrect code in the BSP and is not usually related to something wrong in the cache library. For example, with cache disabled, an Ethernet device’s descriptor table is never exposed to cache coherency problems. However, once cache is enabled, a problem manifests itself. Depending on the nature of the missing or incorrect code, network traffic may stop or the entire system may crash.

For more information on enabling the cache and MMU, see the *VxWorks Hardware Considerations Guide: Virtual Memory Library* and *VxWorks Device Driver Developer’s Guide: Cache Considerations*. Also, see A.3 Cache and MMU, p.133, for more information on troubleshooting problems that are encountered when enabling cache and MMU for the first time.

The following sections describe optional customizations related to cache support for your BSP.

**sysCache.c, sysCacheLockLib.c, and Other Custom Cache Support**

For boards that use an L2 cache not included in the processor chip, neither the architecture nor the CPU code can include support for this cache. In this configuration, cache is treated, in some ways, as an external device with a custom interface to the BSP and application programs. Normally, this interface is kept in the `sysCache.c` file.

In general, this cache support library depends heavily on the board design.
For L2 cache support, the following routines must be supplied and added to `sysCache.c`:

- `sysL2CacheInit()` initialize L2 cache library
- `sysL2CacheEnable()` enable L2 cache
- `sysL2CacheDisable()` disable L2 cache
- `sysL2CacheFlush()` flush L2 cache
- `sysL2CacheInvFunc()` invalidate L2 cache

For cache lock support, the following routines must be supplied and added to `sysCacheLockLib.c`:

- `sysCacheLock()` lock the specified data/instruction region
- `sysCacheUnlock()` unlock the previously locked cache
- `sysL2CacheLock()` lock L2 cache
- `sysL2CacheUnlock()` unlock L2 cache

The following code illustrates one possible set of routine prototypes. Because these routines are never called by the core VxWorks routines, the BSP developer has some discretion in their design.

```c
STATUS sysL2CacheInit (void);
void sysL2CacheEnable (void);
void sysL2CacheDisable (void);
void sysL2CacheFlush (void);
void sysL2CacheInvFunc (void);

STATUS sysCacheLock
{
    CACHE_TYPE cacheType,
    void * adrs,
    UINT32 bytes
};
STATUS sysCacheUnlock
{
    CACHE_TYPE cacheType
};
STATUS sysL2CacheLock
{
    CACHE_TYPE cacheType,
    void * adrs,
    size_t bytes
};
STATUS sysL2CacheUnlock (void);
```
3 Porting a BSP to Custom Hardware

3.3 Finalizing Your BSP

The L2 cache initialization routine `sysL2CacheInit()` should be called from `sysHwInit()`. This routine must not enable the L2 cache when cache is enabled, as this is done by `sysL2CacheEnable()` later in the boot process. If your reference BSP calls `sysL2CacheInit()` from `sysHwInit2()`, it should be considered a bug in the BSP.

3.3.6 Boot ROMs

Boot ROMs use the VxWorks kernel. The main differences between the `bootrom` image and the `vxWorks` image are:

- The `bootrom` image uses `target/config/all/bootConfig.c` instead of `target/config/all/usrConfig.c`. These files are very similar, so getting the boot ROM working involves essentially the same the steps described previously for the `vxWorks` image.
- The `bootrom` image is compressed by default. It is decompressed and copied into RAM in the `bootInit.c` file.

During cleanup, each variation of the `bootrom` configuration should be tested.

3.3.7 Providing Bus Interface Support

Bus configuration is often required before devices on the bus can be supported. This section describes how to configure several bus types—PCI, VME, USB—to allow devices to be supported.

After the bus is configured, the devices on the bus can be configured.

PCI Bus Interface Support

The libraries `pciConfigLib.c`, `pciConfigShow.c`, `pciIntLib.c`, and `pciAutoCfg.c` provide support for the PCI Bus Specification 2.1. These libraries support basic and automatic configuration.

The PCI bus can be configured manually or automatically. Each method requires a `sysBusPci.c` file to provide the BSP-specific routines for PCI configuration. To configure PCI automatically, `sysLib.c` includes the following three files: `pciAutoConfigLib.c` and `pciConfigLib.c` (located in the `target/src/drv/pci` directory), and `sysBusPci.c` (located in the BSP directory). `sysLib.c` also includes a
sysPciAutoConfig() routine (located in sysBusPci.c) that makes a call to pciAutoCfg().

If PCI autoconfiguration is not desired but one or more devices on the PCI bus are to be supported, manual PCI configuration must be done. Normally, this requires a sysPciConfig() routine, which makes the appropriate calls to configure the bus and devices. However, it is recommended that autoconfiguration be used instead.

In order to support PCI autoconfiguration, the sysBusPci.c file must, at a minimum, contain the sysPciAutoConfig() routine. For most BSPs, the file also includes some or all of the following minor routines and, possibly, other PCI configuration routines:

- sysPciAutoConfigIntAssign() Assigns the “interrupt line” value.
- sysPciAutoconfigInclude() Support routine to include or exclude support for specific devices or routines.
- sysPciAutoconfigIntrAssign() Support routine for PCI interrupt assignment.
- sysPciAutoconfigPreEnumBridgeInit() Bridge-specific initialization preceding autoconfiguration.
- sysPciHostBridgeInit() Initializes the host bridge.
- sysPciAutoconfigPostEnumBridgeInit() Bridge-specific initialization following autoconfiguration.
- sysPciRollCallRtn() Check “roll call” list against list of PCI devices found.

The routines listed above are optional routines that the BSP may provide to assist with PCI autoconfiguration. The routines are installed from within sysPciAutoConfig() by issuing a call to pciAutoCfgCtl() as specified later in this chapter (see Fast Back-To-Back Transmissions, p.80, and later sub-sections). When PCI configuration occurs, the configuration code makes calls to these routines at specific points during the initialization process.
In addition, PCI support requires routines for low-level reads and writes to the PCI configuration space. These routines are referenced from the PCI configuration files through macros. The required macros are:

- **PCI_IN_BYTE**: read a byte from PCI I/O space
- **PCI_IN_WORD**: read a word from PCI I/O space
- **PCI_IN_LONG**: read a longword from PCI I/O space
- **PCI_OUT_BYTE**: write a byte from PCI I/O space
- **PCI_OUT_WORD**: write a word from PCI I/O space
- **PCI_OUT_LONG**: write a longword from PCI I/O space

Typically, these macros refer to the following routines:

- **sysPciInByte()**: reads a byte from PCI configuration space
- **sysPciInWord()**: reads a word (16-bit) from PCI configuration space
- **sysPciInLong()**: reads a long (32-bit) from PCI configuration space
- **sysPciOutByte()**: writes a byte to PCI configuration space
- **sysPciOutWord()**: writes a word (16-bit) to PCI configuration space
- **sysPciOutLong()**: writes a long (32-bit) to PCI configuration space

**NOTE:** Each of these routines returns the data in the same format used by the processor. Because PCI is defined as little-endian, BSPs for processors that are big endian must do byte-swapping in these `sysPci*()` routines.

In addition to the PCI configuration space manipulation, you may also want to provide routines to access device registers in PCI memory or I/O space, and do appropriate byte swapping. For example, you may choose to include the following routines:

- **sysPciRead32()**: read 32-bit PCI (I/O or memory) data
- **sysPciWrite32()**: write a 32-bit data item to PCI space
- **sysPciRead16()**: read 16-bit PCI (I/O or memory) data
- **sysPciWrite16()**: write a 16-bit data item to PCI space

The use of such routines makes it easier for variants of the BSP to support both big- and little-endian configurations.
The modern interface to the PCI autoconfiguration library, starting with VxWorks 5.5, uses an initialization routine, a routine to set configuration options, and a routine to do the actual configuration. This differs from past versions, which created a structure with configuration options and passed a pointer to that structure when calling the routine that does the actual configuration. Many reference BSPs are written with the older interface. However, to use the full capability, the new interface must be used as described in this document.

With the new interface, `sysPciConfig()` may look something like this:

```c
void sysPciConfig()
{
    void *pCookie;
    pCookie = pciAutoConfigLibInit(NULL);
    pciAutoCfgCtl(pCookie, PCI_OPTION, optionValue);
    ...
    pciAutoCfgCtl(pCookie, PCI_OPTION, optionValue);
    pciAutoCfg(pCookie);
}
```

The calls to `pciAutoCfgCtl()` configure the addresses and options to use during configuration. The available options are listed below.

If no calls to `pciAutoCfgCtl()` are made, the PCI autoconfiguration code enumerates the busses and attempts to configure devices on the bus. However, because there is no default memory or I/O space available, no devices are actually configured. For this reason, the absolute minimum BSP requirement is that some memory or I/O space be specified. For example, the following four lines allow devices to be configured only in the non-cachable 32-bit memory space. If any of the devices that are present cannot be configured for this space, they are not configured.

```c
pCookie = pciAutoConfigLibInit(NULL);
pciAutoCfgCtl(pCookie, PCI_MEMIO32_LOC_SET, PCI_MEMIO32_ADDR);
pciAutoCfgCtl(pCookie, PCI_MEMIO32_SIZE_SET, PCI_MEMIO32_SIZE);
pciAutoCfg(pCookie);
```

Typically, several other options are set as well. The available options, and the arguments they use, are discussed in the following sections. A more comprehensive example is presented in Example 3-1.

**Fast Back-To-Back Transmissions**

- `PCI_FBB_ENABLE` : `BOOL * pArg`
- `PCI_FBB_DISABLE` : `void`
- `PCI_FBB_UPDATE` : `BOOL * pArg`
- `PCI_FBB_STATUS_GET` : `BOOL * pArg`
PCI_FBB_ENABLE and PCI_FBB_DISABLE enable and disable the routines that check fast back-to-back (FBB) functionality. PCI_FBB_UPDATE is for use with dynamic or high availability (HA) applications. PCI_FBB_UPDATE first disables FBB on all routines, then enables FBB on all routines, if appropriate. In HA applications, this option must be called any time a card is added or removed. The BOOL pointed to by pArg for PCI_FBB_ENABLE and PCI_FBB_UPDATE is set to TRUE if all cards allow FBB functionality; FALSE if any card does not allow FBB functionality or if FBB is disabled. The BOOL pointed to by pArg for PCI_FBB_STATUS_GET is set to TRUE if PCI_FBB_ENABLE has been called and FBB is enabled, even if FBB is not activated on any card. Otherwise, it is set to FALSE.

In the current implementation, FBB is enabled or disabled on the entire bus. If any device anywhere on the bus cannot support FBB, it is not enabled, even if specific sub-busses can support it.

The FBB pciAutoCfgCtl() commands must be issued after the pciAutoCfg() call is made and the bus is configured. Issuing these calls before pciAutoCfg() produces unpredictable results.

FBB bus cycles are disabled by default.

NOTE: High availability (HA) is not available with all versions of VxWorks.

Latency Timer

PCI_MAX_LATENCY_FUNC_SET  FUNCPTR  * pArg
PCI_MAX_LATENCY_ARG_SET    void    * pArg
PCI_MAX_LAT_ALL_SET        int      pArg
PCI_MAX_LAT_ALL_GET        UINT     * pArg

PCI_MAX_LATENCY_FUNC_SET

This routine is called for each PCI device present on the bus when configuration takes place. The routine accepts four arguments, specifying bus, device, routine, and a user-supplied argument of type void*. For more information, see PCI_MAX_LATENCY_ARG_SET below. The routine returns a UINT8 value that is put into the MAX_LAT field of the header structure. The user-supplied routine returns a valid value each time it is called. There is no mechanism for any ERROR condition, but a default value can be returned in such a case.
The default value of the MAX_LAT routine is NULL. Unless the MAX_LAT routine is changed, MAX_LAT values are set according to the value of PCI_MAX_LAT_ALL_SET during autoconfiguration.

The following routines pertain to the user-supplied argument discussed above:

**PCI_MAX_LATENCY_ARG_SET**
When the routine PCI_MAX_LATENCY_FUNC_SET is called, PCI_MAX_LATENCY_ARG_SET is passed to the routine as the user-supplied argument.

The default value is 0.

**PCI_MAX_LAT_ALL_SET**
If no user-defined argument is specified in PCI_MAX_LATENCY_FUNC_SET, PCI_MAX_LAT_ALL_SET specifies a constant maximum latency value for all devices.

The default value is 0.

**PCI_MAX_LAT_ALL_GET**
If no user-defined argument is specified in PCI_MAX_LATENCY_FUNC_SET, this routine retrieves the value of maximum latency for all PCI devices. Otherwise, the integer pointed to by pArg is set to the value 0xffffffff.

**Error Messages**

**PCI_MSG_LOG_SET**

The argument passed to PCI_MSG_LOG_SET specifies a routine that is called to print warning or error messages from pciAutoConfigLib. The specified routine accepts arguments in the same format as logMsg(), but does not necessarily need to print the actual message. An example of this routine, which saves the message into safe memory and turns on an LED, is presented below. This command is useful for BSPs that call pciAutoCfg() before message logging is enabled. If a routine is specified, it is superseded by logMsg() as soon as it is configured. The default value for this routine is NULL.

```c
/* sample PCI_MSG_LOG_SET routine */
int pciLogMsg(char *fmt,int a1,int a2,int a3,int a4,int a5,int a6)
{
    sysLedOn(4);
    return(sprintf(sysExcMsg,fmt,a1,a2,a3,a4,a5,a6));
}
```


Bus Numbering

```c
PCI_MAX_BUS_GET int * pArg
```

During autoconfiguration, the library maintains a counter with the highest numbered bus. After configuration is complete, the counter value is retrieved as follows:

```c
pciAutoCfgCtl(pCookie, PCI_MAX_BUS_GET, &maxBus)
```

Cache Line Size

```c
PCI_CACHE_SIZE_SET int pArg
```

This routine sets the PCI cache line size to the value specified in `pArg`. Cache line size is specified in units of 32-bit words. For more information, see the `pciAutoConfigLib` reference documentation or the PCI specification.

The default cache line size is 0.

```c
PCI_CACHE_SIZE_GET
```

This routine retrieves the value of the PCI cache line size and returns it in `pArg`.

Automatic Interrupt Binding

```c
PCI_AUTO_INT_ROUTE_SET BOOL pArg
```

This routine enables or disables automatic interrupt binding across PCI bridges during the autoconfiguration process. For more details, see the `pciAutoConfigLib` reference documentation.

The default value is `FALSE` (disabled).

```c
PCI_AUTO_INT_ROUTE_GET
```

This routine retrieves the status of automatic interrupt binding.
Base Addressing

32-Bit Memory Space Address Register (Prefetchable)

- **PCI_MEM32_LOC_SET**
  This routine sets the base address of the PCI 32-bit memory space. This is an alternative to setting the address using the BSP constant `PCI_MEM_ADRS`.
  The default value is 0.

- **PCI_MEM32_SIZE_SET**
  This routine sets the maximum size memory chunk allowable for the PCI 32-bit memory space. This is an alternative to setting the size using the BSP constant `PCI_MEM_SIZE`.
  The default value is 0.

- **PCI_MEM32_SIZE_GET**
  After autoconfiguration is complete, this routine retrieves the amount of memory used for PCI 32-bit memory.

32-Bit Memory Space Address Registers (Non-Prefetchable)

- **PCI_MEMIO32_LOC_SET**
  This routine sets the base address of the PCI 32-bit non-prefetchable memory space. This is an alternative to setting the address using the BSP constant `PCI_MEMIO_ADRS`.
  The default value is 0.
3 Porting a BSP to Custom Hardware

3.3 Finalizing Your BSP

- **PCI_MEMIO32_SIZE_SET**
  This routine sets the maximum size memory chunk allowable for the PCI 32-bit non-prefetchable memory space. This is an alternative to setting the size using the BSP constant `PCI_MEMIO_SIZE`. The default value is 0.

- **PCI_MEMIO32_SIZE_GET**
  After autoconfiguration is complete, this routine retrieves the amount of memory used for PCI 32-bit non-prefetchable memory.

32-Bit I/O Space Address Registers

- **PCI_IO32_LOC_SET**
  This routine sets the base address of the PCI 32-bit I/O space. This is an alternative to setting the address using the BSP constant `PCI_IO_ADRS`. The default value is 0.

- **PCI_IO32_SIZE_SET**
  This routine sets the maximum size memory chunk allowable for PCI 32-bit I/O space. This is an alternative to setting the size using the BSP constant `PCI_IO_SIZE`. The default value is 0.

- **PCI_IO32_SIZE_GET**
  After autoconfiguration is complete, this routine retrieves the amount of memory used for PCI 32-bit I/O space.

16-Bit I/O Space Address Registers

- **PCI_IO16_LOC_SET**
  This routine sets the base address of the PCI 16-bit I/O space. The default value is 0.

- **PCI_IO16_SIZE_SET**
  This routine sets the maximum size memory chunk allowable for PCI 16-bit I/O space. The default value is 0.

- **PCI_IO16_SIZE_GET**
  After autoconfiguration is complete, this routine retrieves the amount of memory used for PCI 32-bit I/O space.
PCI_IO16_LOC_SET
This routine sets the base address of the PCI 16-bit I/O space. This is an alternative to setting the address using the BSP constant PCI_ISA_IO_ADRS. The default value is 0.

PCI_IO16_SIZE_SET
This routine sets the maximum size memory chunk allowable for the PCI 16-bit I/O space. This is an alternative to setting the size using the BSP constant PCI_ISA_IO_SIZE. The default value is 0.

PCI_IO16_SIZE_GET
After autoconfiguration is complete, this routine retrieves the amount of memory used for PCI 16-bit I/O space.

Custom PCI Bridge Initialization

PCI_BRIDGE_PRE_CONFIG_FUNC_SET
FUNCPTR * pArg

PCI_BRIDGE_POST_CONFIG_FUNC_SET
FUNCPTR * pArg

PCI_BRIDGE_PRE_CONFIG_FUNC_SET
This bridge pre-configuration pass initialization routine is provided so that the BSP developer can initialize a bridge device prior to the configuration pass on the bus that the bridge implements. This routine is specified by calling pciAutoCfgCtl( ) with the PCI_BRIDGE_PRE_CONFIG_FUNC_SET command as follows:

pciAutoCfgCtl(pCookie, PCI_BRIDGE_PRE_CONFIG_FUNC_SET,
             sysPciAutoconfigPreEnumBridgeInit);

This optional, user-specified routine takes as input both the bus-device-function tuple, and a 32-bit quantity containing both the PCI device ID and vendor ID of the device. The function prototype for this routine is as follows:

STATUS sysPciAutoconfigPreEnumBridgeInit
{
    PCI_SYSTEM *pSys,
    PCI_LOC *pLoc,
    UINT devVend
};
This routine can use any combination of this input data to ascertain any special initialization requirements of a particular type of bridge at a specified location on the PCI bus hierarchy.

The default value is NULL, so no pre-configuration configuration is done.

**PCI_BRIDGE_POST_CONFIG_FUNC_SET**

The bridge post-configuration pass initialization routine is provided so that the BSP Developer can initialize the bridge device after the bus that the bridge implements is enumerated. This routine is specified by calling `pciAutoCfgCtl()` with the `PCI_BRIDGE_POST_CONFIG_FUNC_SET` command as follows:

```
pciAutoCfgCtl(pCookie, PCI_BRIDGE_POST_CONFIG_FUNC_SET,
              sysPciAutoconfigPostEnumBridgeInit);
```

This optional, user-specified routine takes as input both the bus-device-function tuple, and a 32-bit quantity containing both the PCI device ID and vendor ID of the device. The function prototype for this routine is as follows:

```
STATUS sysPciAutoconfigPostEnumBridgeInit
     (             
       PCI_SYSTEM *pSys, 
       PCI_LOC *pLoc, 
       UINT devVend 
     );
```

This routine can use any combination of this input data to ascertain any special initialization requirements of a particular type of bridge at a specified location on the PCI bus hierarchy.

The default value is NULL, so no post-configuration configuration is done.

**Delay Before Initialization**

**PCI_ROLLCALL_FUNC_SET**

The specified routine is configured as a roll call routine.

If a roll call routine is configured, before any configuration is actually done, the roll call routine is called repeatedly until it returns TRUE. A return value of TRUE indicates that either the specified number and type of devices named in the roll call list have been found during PCI bus enumeration or that the timeout has expired without finding all of the specified number and type of devices. In either case, it is assumed that all of the PCI devices that are going to appear on the busses have appeared and PCI bus configuration can proceed.
The default value is **NULL**, so that no roll call delay is introduced before PCI configuration.

### Optional PCI Routines

**PCI_INCLUDE_FUNC_SET**

This device inclusion routine is specified by assigning a function pointer with the `PCI_INCLUDE_FUNC_SET` command as follows:

```c
pciAutoCfgCtl(pSystem, PCI_INCLUDE_FUNC_SET,sysPciAutoconfigInclude);
```

This optional routine takes as input both the bus-device-function tuple, and a 32-bit quantity containing both the PCI vendor ID and device ID of the routine. The function prototype for this routine is as follows:

```c
STATUS sysPciAutoconfigInclude
{
  PCI_SYSTEM *pSys,
  PCI_LOC *pLoc,
  UINT devVend
};
```

This routine is called from `pciAutoConfig()` for each and every routine encountered in the scan phase. The BSP developer can use any combination of the input data to ascertain whether a device is to be excluded from the autoconfiguration process. The exclusion routine then returns **ERROR** if a device is to be excluded, and **OK** if a device is to be included in the autoconfiguration process.

Note that PCI-to-PCI bridges cannot be excluded, regardless of the value returned by the BSP device inclusion routine. Any return value is ignored for PCI-to-PCI bridges.

The bridge device is always configured with proper primary, secondary, and subordinate bus numbers in the device scanning phase, and proper I/O and memory aperture settings in the configuration phase of the autoconfiguration process regardless of the value returned by the BSP device inclusion routine.

The default value for the device inclusion routine is **NULL**. This indicates that all devices are autoconfigured.
PCI_INT_ASSIGN_FUNC_SET

This interrupt assignment routine is specified by assigning a function pointer with the PCI_INCLUDE_FUNC_SET pciAutoCfgCtl() command as follows:

```c
pciAutoCfgCtl(pCookie, PCI_INT_ASSIGN_FUNC_SET, sysPciAutoconfigIntrAssign);
```

This optional routine takes as input both the bus-device-function tuple, and an 8-bit quantity that contains the contents of the interrupt pin register from the PCI configuration header of the device. The interrupt pin register specifies which of the four PCI interrupt request lines available are connected. The function prototype for this routine is as follows:

```c
UCHAR sysPciAutoconfigIntrAssign(
    PCI_SYSTEM *pSys,
    PCI_LOC *pLoc,
    UCHAR pin
);
```

This routine can use any combination of this data to ascertain the interrupt line routing. The interrupt line value is returned from the routine, and is programmed into the interrupt line register of the routine’s PCI configuration header. Device drivers can subsequently read this register in order to associate the appropriate interrupt vector to attach an interrupt service routine.

The default interrupt line value is 255.

PCI Configuration Example

The following is a more complete version of basic PCI configuration software for an example BSP.

**NOTE:** For documentation clarity, many items in the following code example are omitted and the order of routines are reorganized in a way that is contrary to Wind River coding conventions. Actual PCI support code should follow Wind River or other coding conventions for ease of maintenance.
Example 3-1  **Basic PCI Configuration**

/* sysBusPci.c - configure PCI bus for hypothetical BSP */

/ * forward declarations */
void sysPciAutoConfig (void);
void sysPciMemCfg (void *pCookie);
STATUS sysPciAutoconfigInclude
{
   PCI_SYSTEM *pSys,
   PCI_LOC *pLoc,
   UINT devVend
};
UCHAR sysPciAutoconfigIntrAssign
{
   PCI_SYSTEM *pSys,
   PCI_LOC *pLoc,
   UCHAR pin
};

/******************************
* sysPciAutoConfig - BSP support routine to configure PCI bus
* *
* RETURNS: N/A
* */

void sysPciAutoConfig (void)
{
   void *pCookie;

   pCookie = pciAutoConfigLibInit(NULL);

   /* Configure Memory Addresses and Sizes */
   sysPciMemCfg(pCookie);

   /* Configuration Options */

   /* Cache Line Size */
   pciAutoCfgCtl(pCookie, PCI_CACHE_SIZE_SET,
   (void *)(CACHE_ALIGN_SIZE/4));

   /* Uniform MAX_LAT value */
   pciAutoCfgCtl(pCookie, PCI_MAX_LAT_ALL_SET, (void *)PCI_LAT_TIMER);

   /* BSP-Specified Devices to Configure */
   pciAutoCfgCtl(pCookie, PCI_INCLUDE_FUNC_SET,
   (void *)sysPciAutoConfigInclude);

   /* BSP-Specified Interrupt Assignment */
   pciAutoCfgCtl(pCookie, PCI_INT_ASSIGN_FUNC_SET,
   (void *)sysPciAutoconfigIntrAssign);

   /* Perform AutoConfig */
   pciAutoCfg(pCookie);

   /* Enable Fast Back To Back Transactions */
3  Porting a BSP to Custom Hardware
3.3  Finalizing Your BSP

void sysPciMemCfg(void *pCookie)
{
    /* 32-bit NON-Prefetchable Memory Space */
    #if ( 0 == PCI_MEMIO32_ADDR && 0 != PCI_MEMIO32_SIZE )
        pciAutoCfgCtl(pCookie, PCI_MEMIO32_LOC_SET, (void *)PCI_MEMIO32_ADDR+1);
        pciAutoCfgCtl(pCookie, PCI_MEMIO32_SIZE_SET, (void *)PCI_MEMIO32_SIZE-1);
    #else /* PCI_MEMIO32_ADDR is non-zero */
        pciAutoCfgCtl(pCookie, PCI_MEMIO32_LOC_SET, (void *)(PCI_MEMIO32_ADDR));
        pciAutoCfgCtl(pCookie, PCI_MEMIO32_SIZE_SET, (void *)(PCI_MEMIO32_SIZE));
    #endif /* PCI_MEMIO32_ADDR */

    /* 32-bit Prefetchable Memory Space */
    #if ( 0 == PCI_MEM32_ADDR && 0 != PCI_MEM32_SIZE )
        pciAutoCfgCtl(pCookie, PCI_MEM32_LOC_SET, (void *)PCI_MEM32_ADDR+1);
        pciAutoCfgCtl(pCookie, PCI_MEM32_SIZE_SET, (void *)PCI_MEM32_SIZE-1);
    #else /* PCI_MEM32_ADDR is non-zero */
        pciAutoCfgCtl(pCookie, PCI_MEM32_LOC_SET, (void *)(PCI_MEM32_ADDR));
        pciAutoCfgCtl(pCookie, PCI_MEM32_SIZE_SET, (void *)(PCI_MEM32_SIZE));
    #endif

    /* 16-bit ISA I/O Space - start after legacy devices, kbd, com1, ... */
    #if ( 0 == PCI_IO_ADDR && 0 != PCI_IO_SIZE )
        pciAutoCfgCtl(pCookie, PCI_IO16_LOC_SET, (void *)PCI_IO_ADDR+1);
        pciAutoCfgCtl(pCookie, PCI_IO16_SIZE_SET, (void *)PCI_IO_SIZE-1);
    #else /* PCI_IO_ADDR is non-zero */
        pciAutoCfgCtl(pCookie, PCI_IO16_LOC_SET, (void *)(PCI_IO_ADDR));
        pciAutoCfgCtl(pCookie, PCI_IO16_SIZE_SET, (void *)(PCI_IO_SIZE));
    #endif

    /* 32-bit PCI I/O Space */
    #if ( 0 == PCI_IO32_ADDR && 0 != PCI_IO32_SIZE )
        pciAutoCfgCtl(pCookie, PCI_IO32_LOC_SET, (void *)PCI_IO32_ADDR+1);
        pciAutoCfgCtl(pCookie, PCI_IO32_SIZE_SET, (void *)PCI_IO32_SIZE-1);
    #else /* PCI_IO32_ADDR is non-zero */
        pciAutoCfgCtl(pCookie, PCI_IO32_LOC_SET, (void *)(PCI_IO32_ADDR));
        pciAutoCfgCtl(pCookie, PCI_IO32_SIZE_SET, (void *)(PCI_IO32_SIZE));
    #endif
}
/************************************************************
* sysPciAutocinfigInclude - Specify devices to configure
*
* This routine returns TRUE for each device that the
* BSP needs to have configured.
*
* This hypothetical board had on-board power management
* controller as a PCI device and on-board video controller.
* Neither of those devices are supported by the BSP, but
* we want to configure everything else.
*
* Note that the PCI_ID_PM and PCI_ID_VIDEO macros are
* defined in the bspname.h file, as the device and
* vendor IDs of those devices:
*
* #define PCI_ID_PM ( ( PCI_PM_DEVICE << 16 ) | PCI_PM_VENDOR )
* #define PCI_ID_VIDEO ( ( PCI_VIDEO_DEVICE << 16 ) | PCI_VIDEO_VENDOR )
*
* RETURNS: N/A
*/

STATUS sysPciAutoconfigInclude
(  
Pci_system *pSys,  
Pci_loc *pLoc,  
UINT devVend  
)
{
    /* skip the local host bridge */
    if ( ( pLoc->bus == 0 ) && ( pLoc->device == 0 ) )
        return ERROR;

    switch (devVend)
    {
    case PCI_ID_PM: /* Exclude Power Management */
        case PCI_ID_VIDEO: /* Exclude Video */
            retVal = ERROR;
            break;

        /* Include Everything Else */
        default:
            retVal = OK;
            break;
    }

    return (retVal);
}

/*
* intIrqTable - interrupt line assignments for autoconfig’d devices.
* This table includes the IRQ number for each PCI interrupt source
* on the board. The table is organized by a [bus, device, pin]
* tuple, since each [bus, device] pair identifies a unique physical
* location on the PCI bus, and each routine with that location
* can choose to use a different interrupt pin.
*/
struct PciIntIrq
{
    UINT8 bus;
    UINT8 device;
    UINT8 intPin;
    UINT8 irq;
};

static struct PciIntIrq intIrqTable[] =
{
    /* on-board Ethernet */
    { MAIN_BUS, MAIN_DEV_ETHER, PCI_INT_LINE_A, INUM_TO_IRQ(INTVEC_ETHER_NUM) },
    /* on-board USB */
    { MAIN_BUS, MAIN_DEV_USB, PCI_INT_LINE_A, INUM_TO_IRQ(INTVEC_USB_NUM) },
    /* 3.3V PCI slot on main board */
    { MAIN_BUS, MAIN_DEV_SLOT, PCI_INT_LINE_A, INTVEC_PCI_INTA_IRQ },
    { MAIN_BUS, MAIN_DEV_SLOT, PCI_INT_LINE_B, INTVEC_PCI_INTB_IRQ },
    { MAIN_BUS, MAIN_DEV_SLOT, PCI_INT_LINE_C, INTVEC_PCI_INTC_IRQ },
    { MAIN_BUS, MAIN_DEV_SLOT, PCI_INT_LINE_D, INTVEC_PCI_INTD_IRQ },
    /* Devices on Compact 3-slot PCI extender board on bus 1 */
    { CPC_BUS, CPC_DEV_SLOT_PJ1, PCI_INT_LINE_A, INTVEC_CPCI_INTA_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ1, PCI_INT_LINE_B, INTVEC_CPCI_INTB_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ1, PCI_INT_LINE_C, INTVEC_CPCI_INTC_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ1, PCI_INT_LINE_D, INTVEC_CPCI_INTD_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ2, PCI_INT_LINE_A, INTVEC_CPCI_INTC_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ2, PCI_INT_LINE_B, INTVEC_CPCI_INTD_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ2, PCI_INT_LINE_C, INTVEC_CPCI_INTA_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ2, PCI_INT_LINE_D, INTVEC_CPCI_INTB_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ3, PCI_INT_LINE_A, INTVEC_CPCI_INTD_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ3, PCI_INT_LINE_B, INTVEC_CPCI_INTA_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ3, PCI_INT_LINE_C, INTVEC_CPCI_INTB_IRQ },
    { CPC_BUS, CPC_DEV_SLOT_PJ3, PCI_INT_LINE_D, INTVEC_CPCI_INTC_IRQ },
    { 0 } /* sentinel */
};

/***************************************************************************/
/* sysPciAutoconfigIntrAssign - assign PCI interrupts */
/* This routine returns the interrupt value for PCI auto */
/* configuration to store in each device/routine’s control */
/* space. This value will be used later to determine the */
/* vector to use with intConnect(). */
/* This routine is written so that each on-board device */
/* and each slot that can have a card plugged into it must */
/* be listed in intIrqTable[]. Because some boards are */
/* designed with optimized interrupt configuration, the */
/* automatic interrupt assignment sometimes cannot handle
* the interrupt assignment correctly. The design of this
* routine should handle any board design.
* 
* RETURNS: N/A
*/

UCHAR sysPciAutoconfigIntrAssign

PCl_SYSTEM * pSys, /* input: AutoConfig system information */
PCl_LOC * pFunc,
UCHAR intPin /* input: interrupt pin number */

UCHAR irqValue = 0xff; /* Calculated value */
int bus = pSys->bus; /* PCI bus number */
int device = pSys->device; /* PCI device number */

int i;

/* if no interrupt is required, return default (unassigned) value */
if (intPin == 0)

return irqValue;

/* return the vector for this device as the irqValue */
for (i = 0; intIrqTable[i].intPin != 0; i++)

if ((bus == intIrqTable[i].bus) &&
    (device == intIrqTable[i].device) &&
    (intPin == intIrqTable[i].intPin))

    irqValue = intIrqTable[i].irq;
break;

}

return (irqValue);
}

All of the above PCI configuration code should be included in sysBusPci.c.
However, there must be a call to sysPciAutoConfig() from somewhere in sysLib.c.
Modify sysHwInit2() in sysLib.c so that it makes a call to sysPciAutoConfig() to
initialize the BSP support for PCI devices. This is done after the clock is connected.
If the serial line does not reside on the PCI bus, initialize the serial line prior to the
PCI support. Other devices should be configured after PCI. The following is some
sample code:
3 Porting a BSP to Custom Hardware
3.3 Finalizing Your BSP

```c
#ifndef INCLUDE_PCI
sysPciAutoConfig();
/* prepare BSP support for callouts from supported END driver */
#endif /* INCLUDE_PCI */
#endif defined(INCLUDE_END) && defined(INCLUDE_FEI_END)
sys557PciInit();
#endif /* defined(INCLUDE_END) && defined(INCLUDE_FEI_END) */
#endif /* INCLUDE_PCI */
```

To include the PCI support code, `#include sysBusPci.c` from `sysLib.c`. As with the
call to `sysPciAutoConfig()`, the `#include sysBusPci.c` line should be surrounded
by `#ifdef INCLUDE_PCI` and `#endif`.

### PCI Show Routines

VxWorks provides several utilities to display information about devices on the PCI
bus. These show routines can be used to help diagnose problems with PCI
configuration and driver development.

#### pciConfigTopoShow()

The routine `pciConfigTopoShow()` was introduced in VxWorks 5.5. This routine
provides a readable format display of all devices on the PCI bus. For each device,
some basic configuration information is displayed. This includes the
`[bus, device, function]` tuple, the device type in an alphanumeric format, the
command and status words, and the base address register (BAR) addresses.

Sample output for this routine is as follows:

```
PciShowRoutines

pciConfigTopoShow()
PciShowRoutines

-> pciConfigTopoShow
[0,0,0] type=UNKNOWN (0x80) BRIDGE
  status=0x02b0 ( CAP 66MHZ FBTB DEVSEL=1 )
  command=0x0006 ( MEM_ENABLE MASTER_ENABLE )
  bar0 in prefetchable 64-bit mem space @ 0x00000000
[0,0,0] type=UNKNOWN (0x80) BRIDGE
  status=0x02b0 ( CAP 66MHZ FBTB DEVSEL=1 )
  command=0x0006 ( MEM_ENABLE MASTER_ENABLE )
  bar0 in prefetchable 64-bit mem space @ 0x00000000
[0,16,0] type=SERIAL BUS
  status=0x0210 ( CAP DEVSEL=1 )
  command=0x0006 ( MEM_ENABLE MASTER_DISABLE )
  bar0 in 32-bit mem space @ 0x80000000
[0,16,1] type=SERIAL BUS
  status=0x0210 ( CAP DEVSEL=1 )
  command=0x0006 ( MEM_ENABLE MASTER_DISABLE )
  bar0 in 32-bit mem space @ 0x80000000
[0,16,2] type=SERIAL BUS
  status=0x0210 ( CAP DEVSEL=1 )
  command=0x0006 ( MEM_ENABLE MASTER_DISABLE )
```
bar0 in 32-bit mem space @ 0x80002000
[0,18,0] type=P2P BRIDGE to [1,0,0]
base/limit:
  mem=   0x80100000/0x800fffff
  preMem=0x0000000090000000/0x000000008fffffff
  I/O= 0x00000000/0x00000000
status=0x02b0 ( CAP 66MHZ FBTB DEVSEL=1 )
command=0x0007 ( IO_ENABLE MEM_ENABLE MASTER_ENABLE )
value = 0 = 0x0

This example uses a wrPpmc440gp board and BSP, with a USB adapter plugged into a PCI slot. The host bridge, [0,0,0] is shown twice. This is intentional. The USB 2.0 card contains three devices, all listed as serial devices. The board also contains a bridge at [0,18,0], connecting to bus 1.

**pciDeviceShow()**

The **pciDeviceShow()** routine displays concise information about all of the function zero devices on a given bus. No attempt is made to convert vendor ID, device ID, or class into readable format.

The following example, using the same hardware as the previous example, shows that there are three devices on bus 0 and none on bus 1.

```
-> pciDeviceShow (0)
Scanning function 0 of each PCI device on bus 0 Using configuration mechanism 0
bus   device   function   vendorID   deviceID   class
00000000 00000000 00000000 00001014 000001ef 00068000
00000000 00000010 00000000 00001033 00000035 000c0310
00000000 00000012 00000000 00008086 0000b154 00060400
value = 0 = 0x0
```

```
-> pciDeviceShow (1)
Scanning function 0 of each PCI device on bus 1 Using configuration mechanism 0
bus   device   function   vendorID   deviceID   class
value = 0 = 0x0
```

Note that **pciDeviceShow()** only displays information about devices configured as function 0. In this example, the second and third devices on the USB adapter do not show up because they are at function 1 and function 2.

**pciHeaderShow()**

The **pciHeaderShow()** routine displays the full PCI configuration space header for the device at the specified [bus, device, function] tuple. The routine understands both bridged and non-bridged devices.
All values are numeric—`pciHeaderShow()` does not make any attempt to interpret register values.

```c
pciHeaderShow(0,16,1)
```

- vendor ID = 0x1033
- device ID = 0x0035
- command register = 0x0006
- status register = 0x0210
- revision ID = 0x41
- class code = 0x0c
- sub class code = 0x03
- programming interface = 0x10
- cache line = 0x08
- latency time = 0x00
- header type = 0x00
- BIST = 0x00
- base address 0 = 0x8001000
- base address 1 = 0x00000000
- base address 2 = 0x00000000
- base address 3 = 0x00000000
- base address 4 = 0x00000000
- base address 5 = 0x00000000
- cardBus CIS pointer = 0x00000000
- sub system vendor ID = 0x14db
- sub system ID = 0x0035
- expansion ROM base address = 0x00000000
- interrupt line = 0x17
- interrupt pin = 0x02
- min Grant = 0x01
- max Latency = 0x2a
- value = 0 = 0x0

VME Bus Interface Support

To include support for a VME bus interface, you must determine which VME bus controller is used on your target system and include a driver for that controller. The drivers for most standard VME bus controllers are located in `target/src/drv/vme`. If the drivers in that directory are not applicable to your target system, you may need to provide your own driver. In this case, the template VME driver (`templateVme.c`) can be used as a starting point for a custom driver. However, if one of the standard drivers provided is very similar to the device you are using, you may wish to use that driver as a starting point. Your reference BSP may also include VME support for your device (or a similar device). If this is the case, you can use the custom VME driver included in the reference BSP.

In addition to the VME bus controller driver, you must configure the addresses to use for the A16, A24, and A32 address spaces on the VME bus. Normally, the macros `VME_A32_MSTR_LOCAL, VME_A32MSTR_SIZE, VME_A24_MSTR_LOCAL,`
VME_A24_MSTR_SIZE, VME_A16_MSTR_LOCAL, and VME_A16_MSTR_SIZE must be defined. However, this requirement can vary depending on the specific VME controller driver used. Other configuration—such as data width, cycle type, and other VME-specific details—may also be required. Refer to the VME bus controller driver for information on exactly what routines must be called during initialization and what macros must be defined.

The sysBusTas() routine is required by the BSP. For boards with a VME bus and no other bus containing memory, the sysBusTas() routine is provided by the VME bus controller. However, for more complex busses, a custom version of this routine may be required. In the case of a single board computer, or other simple board without a complex bus structure, nullVme.c can be used to include sysBusTas() and other utility stub routines.

NOTE: Wind River does not currently offer the kind of plug-and-play support published in the VME-64 specification and its extensions.

USB Bus Interface Support

VxWorks support for USB is provided as an optional product that supports USB either as a host or as a device. For current information, refer to the Wind River USB documentation and your product release notes.

3.3.8 Updating BSP-Specific Documentation

A BSP is not generally considered complete until the BSP-specific user documentation file, target.ref, is updated. As a general rule, an updated target.ref file should be available before the BSP is used for any application development. For target hardware that is developed for “in-house” or internal use only, the documentation may be required early in the development process.

Once the core BSP is working and contains the bus support that is required for additional device drivers, it is good idea to update or create the target.ref file. The documentation file can also include information for any expected optional drivers and their current level of support. As support for each driver is added and tested, the target.ref file should be updated as appropriate.

During application development, the target.ref file can be processed and made available from the IDE (in standard HTML format) by issuing a make man command from a command or shell window in the BSP directory. See the
Wind River Workbench User’s Guide (or, for Tornado users, the Tornado User’s Guide) for more information on command-line setup and capabilities.

For a complete information regarding the target.ref file, see B. Documentation Guidelines.

Updating target.nr Documentation Files

Many existing BSPs used an older format documentation file called target.nr to describe the hardware configuration. This file uses a different markup syntax than the target.ref documentation file.

There is a utility called mg2ref supplied with your VxWorks installation to convert from older target.nr files to the newer target.ref format. If your reference BSP still uses a target.nr file, the mg2ref output for the reference BSP target.nr file can be used as a starting point for writing the target.ref file for your new BSP. However, the target.nr file itself should not be used as a reference, nor should the nroff or troff commands used for target.nr markup be used in new documentation files.

For more information on converting target.nr files to target.ref format, see B.7 Converting target.nr Files, p.170.

NOTE: The conversion tool used to convert target.ref files, apigen for VxWorks 6.0 users or refgen for VxWorks 5.5 users, is fully backward compatible with target.nr files. However, Wind River does not recommend using the syntax used in target.nr files for new or updated BSPs.

3.3.9 Providing Additional Optional Device Support

Although not truly required for a functional VxWorks kernel, a BSP is not generally considered usable unless it supports, at a minimum, a system clock, a serial port, and an Ethernet interface. The routines required for the system clock and serial port(s) have already been discussed (see 3.2.10 Minimum Required Drivers, p.70, and 3.2.11 Serial Drivers, p.71, respectively). Support for the Ethernet interface and other optional drivers are discussed in the following sections.

Adding Ethernet Devices

The network stack currently requires that Ethernet devices be initialized by calling the devEndLoad() routine that is provided by each driver—for example, fei82557EndLoad() is provided by the fei enhanced network driver (END). The
parameter to the devEndLoad() routine is a character pointer. In order for each Ethernet device to be controlled by a given driver, the devEndLoad() routine is called twice. The first time, it is called with a pointer to a zero-length string. At this time, the driver is required to copy its own device name into the string. The network stack then fills in the unit number and initialization string from a table provided by the BSP and calls the devEndLoad() routine again. This time, the driver initializes the device and prepares itself for operation.

For this process to work, the BSP must provide a table called endDevTbl[ ] containing the end load strings. This table is usually defined in configNet.h and is generally organized in one of two ways.

The simplest organization is that the table is initialized at compile time to contain the initialization strings for the supported devices. This is the most straightforward organization because it is a simple list of devices that are available. Also, because the BSP puts the driver’s devEndLoad() routine into the appropriate field of endDevTbl[ ], no additional code is required. The drawback to this method is that the system may print a warning message if any of the supported devices are not actually present when the system boots. Also, configuration of the initialization string must be done statically at compile time using a constant string, rather than being configurable with descriptive macros.

A better organization is for endDevTbl[ ] to be allocated for several entries with the values for each entry being filled as each device is discovered at boot time. During the discovery phase of system initialization, the individual fields of the initialization string are filled in according to the value of descriptive configuration options, and then the driver’s devEndLoad() routine is called. For this method to work, the BSP must provide a wrapper function for the driver’s load routine. A list of sample routines is as follows:

- sysDec21x40EndLoad() creates a load string and loads a dec21x40 (dc) device
- sysEl3c90xEndLoad() loads an instance of the el3c90xEnd driver
- sysEndLoad() creates a load string and loads the END devices
- sysFei82557EndLoad() loads a fei82557 (fei) device
- sysLn97xEndLoad() creates a load string and loads a ln97x (lnPci) device
- sysMotCpmEndLoad() loads an instance of the motCpmEnd driver
- sysMotFecEndLoad() loads an instance of the motFecEnd driver
Media Access Controller (MAC) Address for Ethernet Devices

Most modern Ethernet devices require the hardware address (MAC address) to be specified externally from the Ethernet controller chip. For peripheral boards, such as PCI network cards, the MAC address is supplied in ROM on the board and configured into the Ethernet controller during board power-up.

However, for processor boards with on-board Ethernet interfaces, the MAC address typically must be set by software. In most cases, the board is designed so that either three or six octets of non-volatile memory (ROM or flash) are reserved for the MAC address. The MAC address is read from ROM and programmed into the Ethernet device. If six octets are stored in ROM, they are used as the MAC address. Otherwise, the manufacturer’s organizationally unique identifier (OUI) is used for the first three octets, and the value in ROM is used for the last three octets.

However, this mechanism is not supported on all boards or by all BSPs. Instead, some boards and BSPs use a constant for the MAC address. In this situation, only one board of a given type can be used on a given subnet. If multiple boards are used, the resulting address conflicts can disrupt systems on the entire subnet. To avoid this issue in your BSP, set the lower three octets of the MAC address to the lower three octets of the device’s IP address.

Other Devices

Similar to the Ethernet END driver load routines described in Adding Ethernet Devices, p. 99, support routines required by drivers are considered optional to the BSP. The following list is a small sample of some of the other types of device initialization routines that can be included in a BSP:

sysAtaInit()  initializes the EIDE/ATA interface
sysIbcInit()  initializes the ISA Bridge Controller (IBC)
sysL2CacheInit()  initializes the L2 cache
sysScsiInit()  initializes an on-board SCSI port
sysTffsInit()  performs board level initialization for TrueFFS

There may also be custom hardware that must be supported in order for the BSP to be useful. The custom hardware support you require may not be provided in the reference BSP and may not be similar to other device support provided by Wind River. If this is the case, you must design the interface between the driver and the BSP.
For more information about adding support for devices, refer to the *VxWorks Device Driver Developer’s Guide*.

**Generic Driver Introduction**

This section provides guidelines for writing generic drivers for the handful of devices that are common to most BSPs. Although BSPs can differ considerably in detail, there are some needs that are common to almost all BSPs. For example, most BSPs require a serial device driver or a timer driver. Ideally, the drivers for these devices are generic enough to port to a new BSP with a simple recompilation. This reuse of code reduces maintenance overhead and lets the developer focus on other efforts.

To help you use generic drivers across multiple similar BSPs, your VxWorks installation includes source for generic drivers located in the `target/src/drv` directory. At compile time, `sysLib.c` (a file duplicated in every BSP) can include generic drivers from the `target/src/drv` directory as needed. As you develop drivers for your BSP, strive to create drivers that are generic enough to service multiple BSPs. These drivers can be added to vendor-specific subdirectories in the `target/src/drv` directory, as specified in the following note.

**NOTE:** Wind River reserves the right to add files to the `target/src/drv` subdirectories. However, if you write a generic driver for use with multiple BSPs, you can create a company-specific common directory under `target/src/drv`, and add your driver to that subdirectory. The name of the directory should include a abbreviation for your company name (must be three letters or more), followed by the word “Common”. For example, `aswiCommon` would be an appropriate directory name for a company called Acme Software Incorporated.

However, if you are dealing with atypical hardware or legacy code, it may not be practical to use a generic driver. Certain hardware designs are just too unique to work with a generic driver and, although it is sometimes possible to use a generic driver with legacy code, reworking the BSP to use a generic driver may not be worth the effort. This is especially true if you are only upgrading the BSP to a new release of VxWorks. If you are unable to use a generic driver, you must create or maintain a BSP-specific driver. This type of driver does not reside in the `target/src/drv` directory but is kept in a BSP-specific directory (so that the BSP’s `sysLib.c` can include the driver when needed).
Multi-Mode Serial (SIO) Drivers

The generic multi-mode serial drivers reside in the directory `target/src/drv/sio`. These drivers are called SIO drivers to distinguish them from the older serial drivers, which have only a single interrupt mode of operation. For more information on the older serial driver design, see *Serial Drivers*, p.106.

SIO drivers provide an interface for setting hardware options, such as the number of stop bits, data bits, parity, line speed, and so on. In addition, these drivers provide an interface for polled communication that can provide external mode debugging over a serial line (such as that used by a ROM-monitor debugger). Currently, only asynchronous-mode SIO drivers are supported.

The following serial device macros must be defined for all BSPs:

**NUM_TTY**

Defines the number of serial channels supported. In `configAll.h`, the default is defined as 2. To override the default, first undefine, then define, `NUM_TTY` in `config.h`. If there are no serial channels, define `NUM_TTY` as `NONE`.

**CONSOLE_TTY**

This macro defines the channel number of the console. In `configAll.h`, the default is defined as 0. To override the default, first undefine, then define, `CONSOLE_TTY` in `config.h`.

Every SIO device is controlled by an `SIO_CHAN` structure. This structure contains a single member, a pointer to an `SIO_DRV_FUNCS` structure. These structures are defined in `target/h/sioLib.h` as:

```c
typedef struct sio_chan /* a serial channel */
{
    SIO_DRV_FUNCS * pDrvFuncs;
    /* device data */
} SIO_CHAN;

typedef struct sio_drv_funcs SIO_DRV_FUNCS;

struct sio_drvfuncs /* driver functions */
{
    int (*ioctl)
    (SIO_CHAN * pSioChan,
     int cmd,
     void * arg);

    int (*txStartup)
    (SIO_CHAN * pSioChan);
```

The members of the `SIO_DRV_FUNCS` structure are as follows:

```c
int (*callbackInstall)
(  
    SIO_CHAN * pSioChan,
    int callbackType,
    STATUS (*callback)(),
    void * callbackArg
);```

```c
int (*pollInput)
(  
    SIO_CHAN * pSioChan,
    char * inChar
);```

```c
int (*pollOutput)
(  
    SIO_CHAN * pSioChan,
    char outChar
);```

This routine points to the standard I/O control interface routine for the driver. This routine provides the primary control interface for any driver. To access the I/O control services for a standard SIO device, use the following symbolic constants:

- **SIO_BAUD_SET**
  Sets a new baud rate.

- **SIO_BAUD_GET**
  Gets the current baud rate.

- **SIO_HW_OPTS_SET**
  Sets new hardware settings.

- **SIO_HW_OPTS_GET**
  Gets current hardware settings.

- **SIO_MODE_SET**
  Sets a new operating mode.

- **SIO_MODE_GET**
  Gets the current operating mode.

- **SIO_AVAIL_MODES_GET**
  Gets available operating modes.
SIO_OPEN
Opens a channel.

SIO_HUP
Closes a channel.

txStartup()
This routine provides a pointer to the routine that the system calls when new
data is available for transmission. Typically, this routine is called only from the
ttyDrv.o module. This module provides a higher level of functionality that
makes a raw serial channel behave with line control and canonical character
processing.

callbackInstall()
This routine provides the driver with pointers to callback functions that the
driver can call asynchronously to handle character puts and gets. The driver is
responsible for saving the callback routines and arguments that it receives
from the callbackInstall() routine. The available callbacks are
SIO_CALLBACK_GET_TX_CHAR and SIO_CALLBACK_PUT_RCV_CHAR.

You must define SIO_CALLBACK_GET_TX_CHAR to point to a routine that
fetches a new character for output. The driver calls this callback routine with
the supplied argument and an additional argument that is the address to
receive the new output character, if a character is available. The called routine
returns OK to indicate that a character was delivered, or ERROR to indicate
that no more characters are available.

You must define SIO_CALLBACK_PUT_RCV_CHAR to point to a routine the
driver can use to send characters upward. For each incoming character, the
callback routine is called with the supplied argument, and the new character
as a second argument. Drivers do not normally care about the return value
from this call. Typically, the only option available to the driver is to drop a
character if the higher level is not able to receive it.

pollInput() and pollOutput()
These routines provide an interface to the polled mode operations of the
driver. Do not call these routines unless the device has already been placed into
polled mode operation by an SIO_MODE_SET operation.

See target/src/drv/sio/templateSio.c for more information on the internal
workings of a typical SIO device driver.
Serial Drivers

The old style of serial drivers, those used before VxWorks 5.3, reside in the `target/src/drv/serial` directory.

**NOTE:** These serial drivers are provided for backward compatibility with VxWorks 5.2 and earlier. All current generation BSPs should use SIO drivers instead.

To manage information about a serial device, `sysLib.c` uses a device descriptor. This device descriptor also encapsulates board-specific information. For example, it typically includes the frequency of the clock and the addresses of the registers, although the details are dictated by the device in question. In `sysLib.c`, the serial device descriptor is declared outside the routine definitions as:

```c
TY_CO_DEV tyCoDv [NUM_TTY]; /* structure for serial ports */
```

This array is initialized at run-time in `sysHwInit()`. The `TY_CO_DEV` structure is defined in the device header file (for example, `target/h/drv/serial/z8530.h`).

Timer

The generic timer drivers reside in the `target/src/drv/timer` directory. The `templateTimer.c` template file is included in this directory. When writing a timer driver, base the driver on this template file, then modify the BSP `sysLib.c` file to include the driver as needed. If the BSP can only access a single timer, the BSP must support the system clock and not the auxiliary clock. This means that `sysAuxClkConnect()` must return `ERROR`.

The following macros are used for parameter checking in VxWorks timer drivers, and must be defined in each BSP’s `bspname.h` file:

**SYS_CLK_RATE_MIN**

Defines the minimum rate at which the system clock can run. Unless hardware constraints dictate otherwise, `SYS_CLK_RATE_MIN` must be less than or equal to 60 Hz.

**SYS_CLK_RATE_MAX**

Defines the maximum rate at which the system clock can run. Unless hardware constraints dictate otherwise, `SYS_CLK_RATE_MAX` must be greater than or equal to 60 Hz.
AUX_CLK_RATE_MIN
Defines the minimum rate at which the auxiliary clock can run. To support
spy(), AUX_CLK_RATE_MIN must be less than or equal to 100 Hz.

AUX_CLK_RATE_MAX
Defines the maximum rate at which the auxiliary clock can run. To support
spy(), AUX_CLK_RATE_MAX must be greater than or equal to 100 Hz.

Power Management

In order to support the long power management features of VxWorks 6.0, a BSP
must provide a one-shot timer. For more information on power management, see

One-Shot Timer

Implementing power management in your BSP requires a one-shot timer to
support long power management. This timer can be implemented using a spare
timer, or the system tick timer can be reconfigured during sleep cycles for a longer
timeout. The specific implementation is hardware-dependent. Careful design of
this timer is necessary to ensure that system time is corrected after alternate sleep
and busy cycles. If the clock reference of the system and one-shot timers is not the
same, conversion errors can lead to accuracy problems.

Remember that service of the one-shot timer is in a critical path. In order to
preserve system performance, it is important that the service routines execute
quickly. Avoid time consuming operations such as floating-point.

One-shot timer support is provided using the following API, which must be
provided by the BSP.

sysOneShotEnable()
This routine is called by power management when the system enters the idle
state. Time is passed as an argument. The one-shot timer is programmed to
wake the system up at the specified interval and the system tick timer
interrupt is disabled. The kernel rescheduler uses this service only if the idle
period is scheduled for more than one tick. This avoids a possible race
condition when the time remaining on the system clock is very short.

sysOneShotDisable()
This routine is called by power management when the system wakes up. It
re-computes current time, disables the one-shot timer, and re-enables the
system tick timer.
sysOneShotInit()  
This routine is called during board initialization. It configures the one-shot timer and sets the system power management mode.

Sleep cycles can occur rarely or frequently depending on system load. Three load conditions must be considered when designing a one-shot timer:

- An I/O intensive environment with little computation.
  
  If the system is fielding frequent interrupts, it may cycle through awake and idle states many times during one typical system tick period. Each time the core powers back up, current system time is recomputed. Small errors in this calculation can add up, causing clock drift. Care must be taken to accurately compute current time whenever the core powers back up.

- A computation-intensive environment with few interrupts.
  
  In this environment, the system may not sleep for extended periods of time. The system timer interrupt is typically disabled when the system is idle, but must be turned back on when the core is powered up. Re-enabling the system timer interrupt allows system time to advance when the system remains busy (awake) during tick expirations.

- An environment with few interrupts and little computation.
  
  In this environment, the system sleeps for extended periods of time. The one-shot timer is typically programmed for the maximum sleep time that hardware supports. This may require changing prescaler or postscaler values in the one-shot timer configuration registers. Re-scaling the one-shot timer may reduce the timer accuracy. It must be phase-locked with the system timer whenever it is activated. Ideally, the system timer should be left on while the system sleeps, but should have its interrupt inhibited. This allows the one-shot timer to regain phase lock with the system timer with little effort.

  When the system powers back up, it re-synchronizes time with the system timer. This synchronization prevents clock drift.

One-Shot Timer Examples

Two examples of one-shot timers are provided with your distribution, the ARM Amba timer and the PowerPC m8260 timer. Source for these timers are provided in target/src/drv/timer/ambaTimer.c and target/src/drv/timer/m8260Timer.c respectively.

The PowerPC timer supports power management using the system timer. This timer is a free-running timer that generates an interrupt when the timer count matches the value set in one of the timer match registers. With each interrupt, the
match value is advanced. To implement the one-shot timer, a match count value is computed for \( N \) ticks. When the system wakes up, the number of ticks slept is computed using the timer count register. It should be noted that this time computation requires a divide operation. Depending on your core hardware design, this operation may be time consuming, but it cannot be avoided. Keeping the one-shot timer and system timer locked is straightforward in this example because the same timer is used for both functions. Care is taken to ensure that the wake up time is in the future.

The ARM Amba timer provides three hardware timers. Each uses a preset value that is reloaded when the timer reaches zero. Using different clock sources for the tick and one-shot timers requires a time consuming conversion to compute the fraction of a tick remaining in the system timer. Timers 1 and 2 use the same clock source, so they are used for the system and one-shot timers. Because they use the same source, they can be kept phase-locked with relative ease. The Amba timers have a limited dynamic range. Changing the prescaler allows you to extend the timer interrupt to approximately 700 ms. As noted earlier, changing the scalar values reduces the accuracy of the sleep clock. However, this does not reduce system clock accuracy because the system tick timer is allowed to run during sleep periods. When the system wakes up, time is synchronized.

**Non-Volatile Memory**

The generic NVRAM and flash drivers reside in the `target/src/drv/mem` directory. The template file `templateNvRam.c` is included in this directory. This file provides the template driver to be used as the basis of non-volatile memory drivers, including flash. However, do not use this template for the optional True Flash File System (TrueFFS) product. For information on TrueFFS drivers, refer to the documentation accompanying special memory technology drivers (MTDs) for flash devices or see the *VxWorks Device Driver Developer’s Guide: Flash (TrueFFS) Drivers*.

All BSPs are required to have some type of non-volatile memory interface, even if non-volatile memory is not available. The two required routines are `sysNvRamGet()` and `sysNvRamSet()`. Both of these routines require an offset parameter. Internally, these routines use the offset parameter as follows:

```c
offset += NV_BOOT_OFFSET; /* boot line begins at <offset> = 0 */
if ((offset < 0) || (strLen < 0) || ((offset + strLen) > NV_RAM_SIZE))
    return (ERROR);
```
Thus, the offset parameter is biased so that an offset of 0 points to the first byte of
the VxWorks boot line. This is always true even if the boot line is not at the
beginning of the non-volatile memory area.

All BSPs must define the following macros:

**NV_RAM_SIZE**
Defines the total bytes of NVRAM available. Define `NV_RAM_SIZE` in
`config.h`, or `bspname.h`. For boards without NVRAM, define `NV_RAM_SIZE` as `NONE`.

**BOOT_LINE_SIZE**
Defines the number of bytes of NVRAM that are reserved for the VxWorks
boot line. The default value is 255 and is defined in `configAll.h`.
`BOOT_LINE_SIZE` must be less than or equal to `NV_RAM_SIZE`. To override the
default value of `BOOT_LINE_SIZE`, first undefine then define the macro in
`config.h` or `bspname.h`.

**NV_BOOT_OFFSET**
Defines the byte offset to the beginning of the VxWorks boot line in NVRAM.
The default value is 0 and is defined in `configAll.h`. This is distinct from
`BOOT_LINE_OFFSET`, the offset of the boot line stored in RAM.

The routines `sysNvRamSet()` and `sysNvRamGet()` have an offset parameter.
If `NV_BOOT_OFFSET` is greater than zero, you can access the bytes before the
boot line by specifying a negative offset. To override the default value of
`NV_BOOT_OFFSET`, first undefine then define the macro.

For boards without NVRAM, include the file
target/src/drv/mem/nullNvRam.c for stubbed out versions of the routines that
return `ERROR`.

**Scaling RAM Size**

In order to configure the heap, VxWorks must know how much RAM is available
on the system. This information is provided by the `sysMemTop()` BSP routine. As
mentioned earlier, your initial BSP design should use a version of `sysMemTop()`
in which memory size is configured at compile time. However, for many systems,
it is appropriate to rewrite `sysMemTop()` so that it probes actual hardware to
determine how much memory is physically present on the system. The actual
modifications to the `sysMemTop()` routine can sometimes be made as part of the
memory controller driver. For more information about this process, see the
memory driver section of the *VxWorks Device Driver Developer’s Guide: Additional
Drivers*. 

In addition to modifications to `sysMemTop()`, you must also modify the `sysPhysMemDesc[]` array in `sysLib.c`, and possibly other parts of `sysLib.c` as well, depending on your processor architecture.

The `sysPhysMemDesc[]` array contains information about address ranges on the system as well as the cache and MMU initialization options that each region requires. Refer to the reference BSP or template for an example of `sysPhysMemDesc[]` usage.

On some processors, mechanisms other than the MMU may be available for mapping memory address ranges. Non-MMU mappings are handled as an exceptional case.

On PowerPC 603 and 604 processors, the Block Address Translation (BAT) registers can be used for faster RAM access than the access available when the MMU is used. Configuration of the BAT registers is done in a manner similar to the `sysPhysMemDesc[]` array. An additional array called `sysBatDesc[]` is used to hold information about the physical and virtual addresses. Note that memory mapped by the BAT registers may overlap MMU addressing, which can lead to conflict between BAT addressing and `vmLib` support.

**NOTE:** For VxWorks 6.0 and later, `vmLib` resources are required for configuration of Real Time Processes (RTPs). For this reason, use of non-MMU addressing mechanisms such as BAT registers is strongly discouraged.

In addition, some processors have limits that affect other aspects of memory sizing, such as branch address range limits, which affect the locations of interrupt exception handlers. For more information, refer to the appropriate VxWorks architecture supplement.

### Multi-Function Devices

Historically, VxWorks included a `target/src/drv/multi` directory. This directory contained drivers intended for use with ASIC chips that incorporate more than one area of functionality. That is, a single driver that supported the multiple types of functionality available on the chip. Wind River no longer supports this driver model.

Drivers for ASIC chips and multi-function daughter boards should be divided into individual drivers for each functional area. Some of these drivers may depend on features in another driver. If this is the case, the dependency should be well documented in the dependent driver source code.
With separate drivers for different functional areas, users can scale out support for functional areas that are not used by their application.

**SCSI-2 Devices**

The VxWorks SCSI-2 subsystem consists of the following components:

- SCSI libraries, an architecture-independent component
- SCSI controller driver, an architecture-specific component
- SCSI-2 subsystem initialization code, a board-specific component

Although the BSP is responsible for the initialization code, you must maintain the structures internal to the library code and the controller. For information on how to do this, see the *VxWorks Device Driver Developer’s Guide*.

**Troubleshooting and Debugging**

This section provides several suggestions for troubleshooting techniques and debugging shortcuts.

**SCSI Cables and Termination**

A poor cable connection or poor SCSI termination is one of the most common sources of erratic behavior, of the VxWorks target hanging during SCSI execution, and even of unknown interrupts. The SCSI bus must be terminated at both ends, but make sure that no device in the middle of the daisy chain has pull-up terminator resistors or any other form of termination.

**Data Coherency Problems**

Data coherency problems usually occur in hardware environments where the CPU supports data caching. First, disable the data caches and verify that data corruption is occurring. If the problem disappears with the caches disabled, the coherency problem is related to caches. (Caches can usually be turned off in the BSP by `#undef USER_D_CACHE_ENABLE`.) In order to further troubleshoot the data cache coherency problem, use the `cache DMA Malloc()` routine in the driver for all memory allocations. However, if hardware snooping is enabled then the problem may lie elsewhere.
Data Address in Virtual Memory Environments

If the CPU board has a memory management unit (MMU), the driver developer must be careful when setting data address pointers during direct memory access (DMA) transfers. When DMA is used in this environment, the physical memory address must be used instead of the virtual memory address. This is because during DMA transfers from the SCSI bus, the SCSI or DMA controller is the bus master and therefore, the MMU on the CPU cannot translate the virtual address to the physical address. Instead, the macro `CACHE_DMA_VIRT_TO_PHYS` must be used when providing the data address to the DMA controller.
4.1 Introduction

This chapter presents common debugging methods used during BSP development. Many of these methods are presented in earlier chapters of this document as part of the development process. This chapter is intended to provide you with an overview of the debugging methods available and describe how and why each method is typically used.

Stages of BSP Debugging

There are three major stages of debugging during BSP development. They are: board bringup, creation of a downloadable image, and creation of a boot ROM image. Not all stages are necessary for all projects.
Board Bringup

During board bringup, the target hardware is still under development. Because of this, some components of the board may not yet be included, and others may not be complete. The major aspects of board initialization are determined at this stage.

Once board bringup is complete, the hardware is fully stable. At this point, an OCD register file is typically available to initialize the board. This register file is used during subsequent BSP development.

Downloaded Image

When the board initialization sequence is determined and a register file is available, general BSP development begins. At this point, you can:

- Create an image on the host using your chosen compiler and tools.
- Download the resulting image to the target using the OCD device.
- Optionally, set a breakpoint before execution begins.
- Initiate execution of the image with the OCD device.
- Perform normal debugging.

Boot ROM Image

The BSP is not complete until it can execute from a system without the assistance of the OCD device. At some point, a boot image is loaded into flash. This image initializes the CPU and, typically, copies the final image to RAM for execution.

There are several issues associated with debugging a flash image with an OCD device, primarily related to setting breakpoints and to the location that the OCD device uses to obtain symbols for debugging purposes. These are discussed in 4.3 Advanced Debugging Techniques, p.126.

4.2 Basic Debugging Techniques

This section describes some basic debugging methods that can be used with readily available tools such as on-board LEDs, NVRAM, and ROM monitors. These methods do not rely on an on-chip debugging (OCD) solution. For
information on debugging using an OCD, see 4.3 Advanced Debugging Techniques, p.126.

4.2.1 Using LEDs as a Diagnostic Tool

As outlined in 3.2.3 Using Debug Routines in the Initialization Code, p.57, it is usually best to start the development process by writing code to manipulate an LED device on your target hardware. If no LED is available, it may be possible to manipulate the state of an externally available pin or trace. In this case, you can connect a logic analyzer or simple oscilloscope to the pin in order to watch the state of the signal.

By writing LED code first, you validate that the image is created with consistent addresses. The ability to turn an LED on and off indicates that the code is loaded where it needs to be, and that the boot loader and the image agree.

If the LED does not operate as expected, you must verify that the image is loaded in the expected location. The following section presents several methods used to determine if the code is loaded in the proper place.

4.2.2 Verifying the Image Location

This section discusses how to find addresses and use them to verify your image location in memory.

Finding Addresses in the Image File

The GNU binary utilities provided with your VxWorks installation include two command-line tools that are useful for finding the addresses of symbols and code. The tools are accessed using the commands nm and objdump, with an architecture specification appended to the name—for example, nmmips or objdumppppc. For further information on these commands, see the GNU binary utility documentation or the online help.

Finding Symbol Addresses

You can use nmarch to find a list of symbols included in an image. The output includes the address that the symbol resolves to, or 00000000 if the symbol is unresolved.
Finding Code Block Addresses

You can use `objdump` when you need to find the code that resides at a particular RAM address. For example, the following command shows the entire contents of a VxWorks image file:

```
objdumpppc --disassemble-all --show-raw-instr vxWorks
```

Finding Addresses in the Flash Image

A common problem with the development environment is that the process of programming the image into flash does not put the data at the correct location. One way to test this is to examine the hex file—that is, `bootrom.hex` or `vxWorks_rom.hex`, and the contents of memory, to insure that they match as expected.

Hex files are usually used in the process of creating a flash image or burning the image to ROM. If the process being used to create and burn the flash image does not involve a hex file, skip the remainder of this section.

The following is the extra build output generated when creating `bootrom.hex`. Notice that the utility used to perform the conversion from ELF to hex is `objcopy`.

```
C:\T22\ppc\host\x86-win32\bin\objcopyppc -O srec \
    --gap-fill=0 bootrom out.tmp1
C:\T22\ppc\host\x86-win32\bin\objcopyppc -O srec \
    --ignore-vma --set-start=0x0 out.tmp1
```

This hex file is really a Motorola S-Record file that is assumed to start at address 0. Using your flash programmer, you must perform whatever bias or offset is required so that this file will start at the reset vector. Consult your flash programmer documentation for specific details.

**NOTE:** When using the Wind River ICE tools to perform the flash programming, the conversion is from a hex file to a bin file. The bin file that the Wind River tools generate is a special format specific to the Wind River ICE tools and is not the more commonly recognized bin format. Therefore, use caution when sharing bin files between Wind River ICE tools and other flash programmers, the formats are not likely to be compatible.

The following example shows some data from a `bootrom.hex` file:

```
S00E0000626F6F74726F6D2E6865787C
S21400000480000396000000004800003D436F7079EA
S214000010726967687420313938342D3230303120B7
```
4 Debugging Your BSP
4.2 Basic Debugging Techniques

The following is a sample of what each line contains:

S 2 14 000000 48 00 00 39 60 00 00 48 00 00 3D 43 6F 79 EA

S – indicates the file is an S-record file

In the second byte:

1 – indicates the file uses 16-bit addressing
2 – indicates the file uses 24-bit addressing
3 – indicates the file uses 32-bit addressing

The next two bytes are record length in hexadecimal.

14 – indicates 16 data bytes + 1 checksum byte + 3 address bytes for a total of 0x14 bytes.

The next few bytes provide the address at which the data will be placed. How many bytes is determined by the second byte, as described above. In this case, the second byte is 2, indicating that the file uses 24-bit addresses, or six bytes in the file.

000000 – indicates the address

The remainder of the line contains data.

There is a simple calculation that can be used to help check the validity of this file. Subtract the last address from the first address and get the size of the data to be programmed.

To obtain the first address, look at the second line in the hex file.

To obtain the last address, look at the second-to-last line in the hex file. The two lines of the sample file are presented below, with spaces inserted between the fields for clarity.

S 2 14 000000 48000039600000048000003D436F7079EA
S 2 14 036660 001377080013770800000000000000000FE

036660 – indicates the starting address of the last data line of the hex file. However, the data on that line fills through the 0x3666f address. Therefore, the end of the data is at the 0x36670 address.
In this example, you have 0x036670 - 0x000000 = 0x036670. Notice that edata - romInit (that is, 0x36670 - 0x000000) is 0x033670 from the above nmarch -n output.

To verify that this is correct, you can check the output of sizearch.

For example:

```
C:\T22\ppc\host\x86-win32\bin\sizeppc bootrom
```

<table>
<thead>
<tr>
<th>text</th>
<th>data</th>
<th>bss</th>
<th>dec</th>
<th>hex</th>
<th>filename</th>
</tr>
</thead>
<tbody>
<tr>
<td>186422</td>
<td>36410</td>
<td>38544</td>
<td>261376</td>
<td>3fd00</td>
<td>bootrom</td>
</tr>
</tbody>
</table>

In this case, add the text and data sizes. The sum of the sizes should be identical to the size calculated for the hex file: 186422 + 36410 = 0x036670 - 0x000000.

The fact that these calculations come out the same gives the hex file some validity. It is always a good idea to double check this calculation if your image is not working as expected.

Another check is to use the objdumparch -D command to look at the disassembly of the executable. The following is a small example of objdumpppc -D bootrom:

```
bootrom: file format elf32-powerpc
Disassembly of section .text:
00100000 <_romInit>:
100000: 48 00 00 39 bl 100038 <cold>
100004: 60 00 00 00 nop
100008: 48 00 00 3d bl 100044 <warm>
10000c: 43 6f 70 79 .long 0x436f7079
100010: 72 69 67 68 andi. r9,r19,26472
100014: 74 20 31 39 andis. r0,r1,12601
100018: 38 34 2d 32 addi r1,r20,11570
10001c: 30 30 31 20 addic r1,r16,12576
100020: 57 69 6e 64 rlwinm r9,r27,13,25,18
100024: 20 52 69 76 subfic r2,r18,26998
```

Notice how the data in the above S-record matches up with the data in the disassembly.

```
48 00 00 39
60 00 00 00
48 00 00 3d
43 6f 70 79
```

compared to:

```
48 00 00 39 60 00 00 00 00 00 00 3D 43 6F 70 79
```

After programming the flash, read back the flash contents to confirm that the flash is programmed correctly. Always check this when bringing up the board for the first time, to confirm that the development processes are valid.
Looking at the disassembly of an object file is helpful when, given the address of an exception, you need to find out where the exception took place in your code. The following command is helpful in this situation:

```
objdump --disassemble-all --show-raw-instr tmp.o
```

### Finding Addresses in RAM

The previous sections describe several ways to determine what should be in RAM. However, this information must be correlated with what is actually there. The easiest way to do this is to connect an on-chip debugging (OCD) device to your target, then set a hardware breakpoint at the RAM entry point, and use the OCD device to examine memory. Without the OCD device, determining what is in RAM is more difficult.

If a vendor-supplied ROM monitor is available, it may be possible to use the ROM monitor to load the application and then check the contents of RAM. If two flash banks are available, the VxWorks image can be programmed into the other flash bank and examined from the ROM monitor. Finally, if the ROM monitor provides hardware breakpoint support, it may be possible to set a hardware breakpoint at the RAM address and then start executing the VxWorks boot application. When the breakpoint is reached and execution stops, the memory can be examined using the ROM monitor.

If no ROM monitor is available, it may still be possible to do some debugging. During the initial phases of BSP development, when the BSP consists only of LED code, the entire image may fit into a small bank of NVRAM. After the system boots, this memory can be removed from the system and read on another system.

### 4.2.3 Verifying RAM

The section discusses how to verify RAM.

### Runtime Execution

At this point, you are building an image and programming the flash with it. The image is located in the correct area and you are ready to power on and run the boot ROM code. You now need a way to debug the runtime image. The following discussion assumes that you do not have an OCD device, but you do have at least
one LED available on your target hardware or a port pin that can be connected to a logic analyzer.

One useful bit of code that you can add to the bootConfig.c file or the bootInit.c file are LED routines such as those presented in 3.2.3 Using Debug Routines in the Initialization Code, p.57. If you followed the advice in that section, which is recommended as the first step in creating a new BSP, the code verifies that the tools are working, as well as provides a debugging tool.

If the system does not have an LED available, an alternative is to set up the routines discussed in this section so that they change the status of a port pin that you can then read with a logic analyzer.

This type of debugging can be extremely difficult, and it is strongly encouraged that you have better tools, such as an OCD device. If you do use LEDs for debugging, you must be very creative to see what is happening in the system.

One routine missing from the LED library described earlier is a routine to blink the LED on and off. A sample routine is as follows:

```c
void ledBlink(int n)
{
    int i,j;
    /*
    * The 200000 value is picked to be around 1 second of delay. Adjust as
    * needed.
    */
    sysLedInit();
    for(j=0; j < n; j++)
    {
        for(i=0; i < 200000; i++) sysLedOn();
        for(i=0; i < 200000; i++) sysLedOff();
    }
    /* just to create a pause between blinks */
    for(i=0; i < 200000; i++) sysLedOff();
}
```

The call to make is the `ledBlink()` call. A useful approach is to start off with `ledBlink(1)` and then use `ledBlink(2)` and so forth. This is an easy way to tell where the system is within the code as it is executing. This is also a powerful runtime tool that can get you to the point at which you see the VxWorks boot banner and menu system on the serial output device.

Once the VxWorks boot banner successfully appears, you should be able to use `printf()` routines or some of the debugging facilities already built into the boot menu to help debug. Even before `printf()` routines are available, some debugging information can be output on the serial device after `sysHwInit()` is called. Add the following code to the BSP `sysLib.c` file. This code should work with any BSP that includes a serial driver that can be operated with polled mode output.
void sysPrintDebug(char *msg)
{
    unsigned long msgIx;
    int pollStatus;
    for (msgIx = 0; msgIx < strlen(msg); msgIx++)
    {
        do
            pollStatus = sioPollOutput (sysSerialChanGet(0), msg[msgIx]);
        while ( pollStatus == EAGAIN );
    }
}

To produce both carriage return and line feed, format your end lines with “\r\n”. For example:

sysPrintDebug("Made it to sysHwInit2().\r\n");

4.2.4 Verifying the Image and OS Configuration

This section discusses how to confirm that your VxWorks is properly configured and your image includes the proper VxWorks components.

Post-Processed Compiler Output

When building a VxWorks image, many compile-time macros are expanded, and it is sometimes difficult to know what the actual numeric values of these macros are and which branch of conditionally compiled code is being used. The bootrom code, in particular, contains many conditional compilations. One way to find this information is to retrieve the post-processed compiler output.

To retrieve the post-processor output for a given object module, use the following command:

make ADDED_CFLAGS=-E file.o > file.i

Then, remove all of the lines starting with # and all blank lines.

Next, check the code to see what sections have been included and what values are being used.

Operating System Components Built Into the Image

The first step in debugging is to make sure the executable image contains the operating system components you desire.
NOTE: You must set up the VxWorks environment variables in order to run the tools specified below. The easiest way to do this is to use the configuration script created during your installation. For VxWorks 6.0, this is the `wrEnv` script. For previous versions of VxWorks, this is the `torVars` script. The configuration script is located in `installDir/host/hostType/bin` for all VxWorks versions.

If you are not sure if a particular block of code is included in the final image, you can use the `#warning` macro to determine what components are included at compile time. When the compiler’s preprocessor encounters the `#warning` macro in an area of code included in the compilation, it prints the message following the `#warning` keyword.

For example, to see if memory auto-sizing is enabled, the code in `sysPhysMemTop()` in `sysLib.c` can include the following:

```
#ifndef LOCAL_MEM_AUTOSIZE
    /* To Do Auto-Sizeing stuff */
    /* This BSP does not support auto-sizing */
    #warning We should NOT do auto-sizing
#else /* not LOCAL_MEM_AUTOSIZE */
    /* Don’t do auto-sizing, use defined constants. */
    #warning We should be here.
#endif /* LOCAL_MEM_AUTOSIZE */
```

Upon building the code, you may see output similar to the following:

```
ccppc -mcpu=603 -mstrict-align -ansi -O2 -fvolatile -fno-builtin -Wall -I/h -I.  -IC:\T22\ppc\target\config\all -IC:\T22\ppc\target/h -IC:\T22\ppc\target/src/config \ -IC:\T22\ppc\target/src/drv -DCPU=PPC603 -DTOOL_FAMILY=gnu \ -DTOOL=gnu-c sysLib.c
```

This method is helpful when you are not sure if a component is being included or not. Another option is to generate the post-processed compiler output and examine it (for more information on this method, see *Post-Processed Compiler Output*, p. 123). This is helpful to confirm that an expected include file is being picked up before another include file.
Another way to see if components are included is to look at the `nmarch -n` output. For example:

```
C:\T22\ppc\target\config\wrSbc824x>nmppc -n bootrom
00100000 T _romInit
00100000 T _wrs_kernel_text_start
00100000 T romInit
00100000 T wrs_kernel_text_start
00100038 t cold
00100044 t warm
00100048 t start
001000a4 t ifpdr_value
00100230 t romInit824x
00100680 t romInvalidatETLBs
00100694 t tlbloop
001006a8 t romMinimumBATsInit
0010073c t gcc2_compiled.
0010073c T romStart
00100888 t copyLongs
0010090c t fillLongs
00100964 t gcc2_compiled.
00100964 t gcc2_compiled.
00100964 t memcpy
001009bc t bzero
00100a04 t adler32

00136658 d fixed_td
0013665c d buf
00136660 d nextBlock
00136664 D inflateCksum
00136670 A _edata
00136670 B _wrs_kernel_bss_start
00136670 A _wrs_kernel_data_end
00136670 A edata
00136670 b fixed_mem
00136670 B wrs_kernel_bss_start
00136670 A wrs_kernel_data_end
00137700 b intBuf
0013e660 D _gp
0013e668 D _EDA_BASE_
0014fda8 b c
0014fde8 b u
0014fe24 b v
001502a4 b x
001502f0 A _end
001502f0 A _wrs_kernel_bss_end
001502f0 A end
001502f0 A wrs_kernel_bss_end
```

Because this is a `bootrom` image, the output is not very interesting. To see the symbols in the actual VxWorks image that is used by `bootrom`, look at the `tmp.o`
image instead of the bootrom image. If bootrom_uncmp is the target image, the image contains the full information and no tmp.o is available.

4.3 Advanced Debugging Techniques

This section presents the more advanced debugging techniques available to a BSP developer.

NOTE: The methods discussed in this section require an on-chip debugging (OCD) device. For more information on basic debugging techniques, see 4.2 Basic Debugging Techniques, p.116.

4.3.1 Symbols

When the OCD device is connected to the target board for debugging, the normal procedure is to load both the image and symbols from a file on the development host then start execution of the image. However, during the boot ROM stage of BSP development, it may be necessary to debug the image exactly as-is, without the additional processor initialization that the debugger requires.

To accomplish this, the boot image is programmed into flash memory on the target, but a copy is kept on the host for use during debugging. The OCD device reads the copy on the host in order to obtain symbol information. Care should be taken to insure that the copy of the image resident on the host matches the copy programmed into flash.

4.3.2 Breakpoints

An OCD device provides debugging support for all stages of BSP development, using methods similar to a standard application debugger. However, to make full use of the OCD device’s debugging capability, it is necessary to understand the nature of breakpoints.

There are two kinds of breakpoints available—software breakpoints and hardware breakpoints.
Software Breakpoints

The type of breakpoints typically used during application development are software breakpoints. With software breakpoints, the debugger takes an opcode from RAM and replaces it with a special instruction that causes a debug exception, and sets up a handler to be executed when the debug exception occurs. When the handler runs, it checks to see if the developer has a breakpoint set at that location at the time. If the developer does not have a breakpoint set, the handler executes the saved opcode and continues execution of the program. However, if the developer set a debugging breakpoint to stop the application from executing, the exception handler turns control over to the debugger. At this time, the developer can perform whatever action is required.

Hardware Breakpoints

Hardware breakpoints allow similar functionality to software breakpoints, but they do so without replacing the opcode as is done by software breakpoints. To use this type of breakpoint, the processor must support hardware breakpoints. Different processors support different hardware breakpoint functionality, but it is common for the hardware breakpoint support to be limited to one or two breakpoints.

Because the hardware breakpoints have access to the processor internals, they can also provide additional functionality that is not available with software breakpoints. For example, on some processors, it is possible to set a hardware breakpoint to cause a debug exception when a given memory location is modified, or even when a given memory location is read. This allows watchpoints and other capabilities without the cumbersome mechanisms required to implement that functionality using software breakpoints.

For the remainder of this discussion, these additional features are not important. Nevertheless, these additional capabilities should be kept in mind while debugging.

Overview of the Boot Procedure as it Relates to OCD

The nature of breakpoints is important when debugging BSPs. Recall that on powerup, the processor starts executing at the reset vector address, usually contained in flash. The code contained in the flash copies itself to RAM and begins execution. Often, the boot loader then loads another image into a different location in RAM and starts that image executing.
If you want to debug an image during boot, there are two different conditions to be aware of:

- code running directly from flash
- code that is copied into RAM and executed

### Setting an Initial Breakpoint in a Flash Image

When the code is running directly from flash, opcodes are fetched from flash and executed. Because it is not possible to modify the flash to insert the special opcode that is used to generate the debug exception, software breakpoints are not available.

Instead, if the processor supports it, you must set a hardware breakpoint. The hardware breakpoint causes the processor to raise a debug exception, and control is transferred to the debugger.

### Setting an Initial Breakpoint in a Downloaded Image

When debugging a downloaded image, software breakpoints can be used, but there is a condition on the use of software breakpoints. Recall that setting a software breakpoint causes a memory location to be modified by saving the opcode to a safe location and replacing it with a special opcode to generate the exception. However, if the image is copied into RAM after the breakpoint is set, the copy operation overwrites the special opcode, and the breakpoint is lost. For this reason, software breakpoints must be set after the image is loaded.

The standard boot method is to load an image and start execution immediately after loading it. However, this does not give you time to set any software breakpoints.

When an OCD device is used, there are three ways to set software breakpoints early in the boot sequence: separate load-and-go instructions, hardware breakpoints, and forever loops.

### Separate Load-and-Go Instructions

Many boot loaders allow an image to be loaded but not run, in addition to the normal load-and-go command. With the VxWorks boot loader, the normal @ command causes the image to be loaded and execution to begin. However, it is also possible to use the I command to load the image, and the g command to start
execution. Most other boot loaders provide similar functionality, though the commands may be different.

In this case, the sequence is to start the boot loader and use it to load the VxWorks image. Next, use the OCD device to stop the processor and set the desired software breakpoints, then resume operation. At this point, the boot loader is again executing. Use the boot loader go command to start VxWorks. When the breakpoint is hit, control returns to the OCD device.

**Hardware Breakpoint**

If available, the OCD device can set a hardware breakpoint at the RAM entry address. The boot loader is then used to load the image into RAM and start execution. As soon as control is given to the VxWorks initialization code, the hardware breakpoint is encountered and the OCD device takes control. At this point, additional breakpoints can be set using the OCD device—these breakpoints can be either software breakpoints or hardware breakpoints.

**Forever Loop**

In some cases, it is most convenient to load the image the normal way, using the boot loader load-and-go instruction, and to not use a hardware breakpoint. In this case, it is possible to put a simple infinite loop at the beginning of the VxWorks initialization code. After execution begins, the OCD device interrupts the processor and takes control. At this time, breakpoints can be set at the desired locations, and control can be returned to the VxWorks initialization code.
A.1 Introduction 131
A.2 The Development Environment 132
A.3 Cache and MMU 133
A.4 Reusing Unportable Code 135
A.5 Volatile Variables 135
A.6 Conflicts Between Virtual and Physical Memory 135

A.1 Introduction

This appendix presents a summary of common issues and concerns encountered during BSP development. Many of these problems are discussed in 2.5 Avoiding Common Problems, p.50, and throughout the main chapters of this document as part of the development process. The information in this appendix provides additional information on these problems and others that you may encounter during the development process.
A.2 The Development Environment

There are a number of problems that can occur due to your choice of development environment. Many of these problems are related to the relationship between the addresses where the linker expects the code to run and the addresses at which the code is actually located. In most situations, these addresses should be identical. However, for a short period of time, the locations can be different.

For example, when the target processor receives a RESET signal, it starts to execute at a specific reset vector address, typically determined by the processor design. This address is usually where flash is located on the board. However, it is often best if the boot image is executed from RAM. For this reason, many boot loaders have a short section of position-independent code (PIC) that copies the entire image from flash to RAM, and then transfers control to the RAM copy.

When the boot loader loads the actual OS image, the image is placed at a given location in RAM and the loader causes execution to be transferred to the OS image. The RAM address that the image is loaded at must match the address used in the object file. If these addresses do not match, or if the image must be started with some offset from the normal start location, the OS image that is loaded will not run correctly.

For more information on setting up your development environment, see 2.4 The Development Environment, p.43.

Image Locations

There are several locations that are relevant to the image you are debugging:

- the flash reset address for the boot loader
- the RAM address for the boot loader
- the RAM address for the OS image

The boot loader is put into flash at the processor’s reset address, and then copied into RAM when the system boots. When the boot loader executes, it reads a VxWorks image file and puts the image into RAM at a third address.

It is important that the two RAM addresses are each large enough to contain the entire image. For example, if the OS image is to be loaded at 0x00040000 (128 KB) and the boot loader’s RAM image is at 0x00100000 (1 MB), the OS image must be no larger than 896 KB (1 MB minus 128 KB), or the OS image will overwrite the boot loader before the boot loader starts executing the OS image.
If your system becomes unresponsive, verify that the RAM addresses the code is actually loaded at match the addresses used in the code.

Position-Independent Code

One exception to the matching RAM addresses rule is the PIC instructions at the beginning of the flash image.

In VxWorks, there is a short section of PIC that copies the image from flash to RAM and then transfers execution to the copy in RAM. This includes the `romInit()` and `romStart()` routines discussed in 2.2.4 Detailed Boot Sequence, p.15. The OS image code must be linked to reside at the RAM address. However, when the image code is programmed into flash, the addresses are different.

When verifying the addresses of the code in flash, the `romInit()` address must match the address of the processor's reset vector. This does not match the address in the `bootrom` image file.

A.3 Cache and MMU

A BSP that is running correctly without cache often encounters problems when cache is enabled for the first time. In most cases, these problems are not the result of problems with the cache library.

NOTE: In this discussion, the terms device register and register may refer to the actual registers on some peripheral device or, they may refer to structures in RAM that are manipulated by both the processor and the device.

When accessing device registers or other shared memory, the processor should invalidate the cache line before reading from the register, and it should flush the cache line immediately after writing to the register. Failure to perform these steps in the appropriate places in a driver or BSP can cause cache coherency problems. When reading from a device register, the main processor may find the register data in cache. In this case, it does not actually check the hardware unless the cache line has been invalidated. Therefore, the value being read may no longer be valid. When writing to a device register, the main processor puts information into a cache line, but does not write it to RAM. Meanwhile, before the processor writes the cached information to RAM, some other device can modify the memory that the
cache entry points to. In this case, the modification that was made by the device is never visible to the processor.

When cache is enabled, the initial setting should be to write-through mode if possible. In this mode, the processor does not write to cache without modifying RAM.

If problems occur, they are likely caused by failure to invalidate the cache before reading a device register. When the processor is set to write-back mode, problems can occur both from failure to invalidate the cache before reading the device register and from failure to flush the cache after writing to the device register.

Once the system works in write-through mode, the cache can be configured to write-back mode. If problems occur at this point, they are most likely related to failure to flush the cache after writing to a device register.

In general, if the problem cannot be isolated reasonably quickly, a good procedure is to disable all possible devices, and then re-introduce them into the system one at a time. In this way, when the problem occurs, you know which driver is causing it.

As specified previously, problems occurring when the cache is configured as write-through are often related to failure to invalidate cache before reading a device register. Problems occurring when the cache is configured in write-back mode can be caused by a failure to flush the cache immediately after a write operation.

**Timing Issues**

Another set of problems related to cache are timing issues. These problems are extremely difficult to debug. If a device writes to a register between the time that the processor writes to a register within the same cache line and the time that the processor flushes the write, the device may not function correctly. It is best to insure that the driver does not write to device registers at a time when the device may also be modifying a nearby register.

How you accomplish this depends on the design of the device.
A.4 Reusing Unportable Code

A common problem when creating BSPs is that code for some devices may have been taken from other sources, and that code may not have been written with portability in mind.

When using code from other sources, you can prevent problems by examining the code for portability before including it in your BSP. For information about issues related to writing portable code, refer to the VxWorks Hardware Interface Validation Guide.

A.5 Volatile Variables

Normally, a compiler is allowed to generate code that maintains copies of any variable in a register, so that the variable does not need to be fetched from memory multiple times. For most application code, this is appropriate behavior. However, for many global variables in BSPs and drivers, there are multiple threads that access the variables, and maintaining a local copy in a register may cause problems.

All variables that are used from more than one thread, including software threads on the main processor and threads of execution on external devices, should be declared using the volatile keyword of C. At the time of this writing, current practice for VxWorks is to use a compiler argument indicating that all BSP and driver variables are to be treated this way, it is nevertheless recommended that all variables manipulated by multiple threads be explicitly marked as volatile.

A.6 Conflicts Between Virtual and Physical Memory

With VxWorks 5.5 and earlier, VxWorks typically used a flat memory model, which meant that physical addresses and virtual addresses were the same. Device drivers and BSP code could ignore the difference between virtual and physical addresses, and the driver or BSP would still work.
However, there are several reasons why this is not good programming practice. In many modern processors, the physical address space has grown from 32 bits to a larger number such as 36 bits or even 64 bits. However, because VxWorks is still essentially a 32-bit operating system, the virtual address is limited to 32 bits. This means that drivers written without regard to the difference between virtual and physical memory cannot be used on these systems.

In addition, with the introduction of real-time processes (RTPs) in VxWorks 6.0, there is no longer a flat memory model. For drivers to work correctly with VxWorks 6.0, the driver must be aware of the difference between physical and virtual memory, and call the appropriate macros to convert the addresses at appropriate times.

For more information, see the *VxWorks Device Driver Developer’s Guide*. 
NOTE: The instructions in this chapter are applicable to both VxWorks 5.5 and VxWorks 6.0 users unless otherwise noted. However, the documentation tool provided for the VxWorks 5.5 release is called refgen. In most cases, refgen and apigen are used in the same manner and accept the same syntax and commands. In this chapter, “apigen” is written to mean both refgen and apigen unless otherwise noted.
B.1 Introduction

Reference documentation for Wind River board support packages (BSPs) consists of UNIX-style reference entries (formerly known as man pages) for the module sysLib.c and the file target.ref. Documentation in HTML format is generated from these files with the Wind River tool apigen. During a BSP build, make runs apigen and places the HTML output in the docs directory of your installation. The resulting reference entries can be displayed online with an HTML browser.

This chapter covers Wind River conventions for style and format, and the procedures for generating BSP documentation. The BSP templates supplied with the VxWorks provide examples of the writing style, text format, module layout, and text commands discussed throughout this chapter.

Modules formatted with the conventions discussed here will be compatible with all Wind River documentation markup and formatting scripts. This is a requirement for BSPs that are turned over to Wind River for distribution.

B.2 Written Style

This section describes a few of the general requirements for written style in Wind River technical publications. The items that follow are only a portion of the standards described in Wind River’s style guide, but are chosen for inclusion here based on their frequent misuse.

Specific requirements for BSPs are in B.3 Sections for Libraries and Subroutines, p.145, and B.4 Sections for target.ref, p.153.

Sentences

- Keep sentences brief and to the point, presenting information in a simple, straightforward manner.
- Always use complete sentences.
- Keep sentences in present tense. Do not use future or past tense unless they are necessary to convey the idea.
- Do not use abbreviated English—do not exclude articles (the, a, an) for brevity.
B Documentation Guidelines

B.2 Written Style

Punctuation

- Always use a colon after the phrase or sentence introducing an example, display, itemized list, or table.

- A comma should always precede the conjunction and, or, or nor when it separates the last of a series of three or more words or phrases. This comma is not optional. For example:

  apples, oranges, and bananas

- Avoid the use of quotation marks. If they are necessary, form quotations using the straight double-quote (") only. Use single quotes only as described in Special Words, p.159.

Word Usage

- Do not use capital letters to convey emphasis; use italics. For information on how to apply font changes, see Table B-5. In general, avoid applying italics for emphasis—the best way to convey emphasis is a well cast sentence.

- Do not use the word so to mean thus or therefore. However, the construction so that is acceptable.

- Do not use contractions (don’t, doesn’t, can’t, and so on).

Spelling

Table B-1 defines the Wind River standard for terms that are spelled inconsistently, particularly in the computer industry. This table also includes a few words or abbreviations that are commonly misspelled, and words whose spelling is frequently misunderstood because it may depend on context.

Table B-1 Spelling Conventions

<table>
<thead>
<tr>
<th>Use...</th>
<th>Not...</th>
</tr>
</thead>
<tbody>
<tr>
<td>and so forth, among others</td>
<td>etc.</td>
</tr>
<tr>
<td>back end</td>
<td>backend</td>
</tr>
<tr>
<td>backward</td>
<td>backwards</td>
</tr>
<tr>
<td>baseline</td>
<td>base line</td>
</tr>
<tr>
<td>bit-field</td>
<td>bit field</td>
</tr>
<tr>
<td>boot line</td>
<td>bootline, boot-line</td>
</tr>
</tbody>
</table>
### Table B-1  Spelling Conventions (cont'd)

<table>
<thead>
<tr>
<th>Use...</th>
<th>Not...</th>
</tr>
</thead>
<tbody>
<tr>
<td>boot ROM</td>
<td>bootrom, boot rom, bootROM</td>
</tr>
<tr>
<td>bring up (v.)</td>
<td>bringup, bring-up</td>
</tr>
<tr>
<td>bring-up (n., adj.)</td>
<td>bringup, bring up</td>
</tr>
<tr>
<td>bps</td>
<td>BPS, baud</td>
</tr>
<tr>
<td>caching</td>
<td>cacheing</td>
</tr>
<tr>
<td>cacheable</td>
<td>cachable</td>
</tr>
<tr>
<td>callback</td>
<td>call-back</td>
</tr>
<tr>
<td>cannot</td>
<td>can not</td>
</tr>
<tr>
<td>CD-ROM</td>
<td>CDROM, cdrom</td>
</tr>
<tr>
<td>coprocessor</td>
<td>co-processor</td>
</tr>
<tr>
<td>countdown</td>
<td>count-down</td>
</tr>
<tr>
<td>cross-compiler</td>
<td>cross compiler</td>
</tr>
<tr>
<td>cross-development</td>
<td>cross development</td>
</tr>
<tr>
<td>cross-reference</td>
<td>cross reference</td>
</tr>
<tr>
<td>data type</td>
<td>datatype</td>
</tr>
<tr>
<td>dialog</td>
<td>dialogue</td>
</tr>
<tr>
<td>e-mail</td>
<td>email, E-mail, Email</td>
</tr>
<tr>
<td>Ethernet</td>
<td>ethernet</td>
</tr>
<tr>
<td>Excelan</td>
<td>Excellan</td>
</tr>
<tr>
<td>extensible</td>
<td>extendable, extendible</td>
</tr>
<tr>
<td>fax</td>
<td>FAX</td>
</tr>
<tr>
<td>file</td>
<td>FD</td>
</tr>
<tr>
<td>filename</td>
<td>file name</td>
</tr>
</tbody>
</table>
### Table B-1 Spelling Conventions (cont'd)

<table>
<thead>
<tr>
<th>Use...</th>
<th>Not...</th>
</tr>
</thead>
<tbody>
<tr>
<td>file system</td>
<td>filesystem</td>
</tr>
<tr>
<td>flash (n.)</td>
<td>Flash, flash (v. or gerund)</td>
</tr>
<tr>
<td>for example</td>
<td>e.g.</td>
</tr>
<tr>
<td>FTP</td>
<td>ftp</td>
</tr>
<tr>
<td>HP-UX</td>
<td>HP/UX, HPUX</td>
</tr>
<tr>
<td>hardcopy</td>
<td>hard copy</td>
</tr>
<tr>
<td>home page</td>
<td>homepage</td>
</tr>
<tr>
<td>hot swap</td>
<td>hotswap</td>
</tr>
<tr>
<td>I/O</td>
<td>i/o, IO, io</td>
</tr>
<tr>
<td>ID</td>
<td>id</td>
</tr>
<tr>
<td>Internet</td>
<td>internet</td>
</tr>
<tr>
<td>interprocess</td>
<td>inter-process</td>
</tr>
<tr>
<td>intertask</td>
<td>inter-task</td>
</tr>
<tr>
<td>inline</td>
<td>in-line</td>
</tr>
<tr>
<td>ioctl( )</td>
<td>IOCTL, IOCTL, IOCtl, ioctl</td>
</tr>
<tr>
<td>Iostreams (no bold)</td>
<td>IOStreams, iostreams, IoStreams</td>
</tr>
<tr>
<td>KB</td>
<td>Kb, Kbyte</td>
</tr>
<tr>
<td>log in (v.)</td>
<td>login, log-in</td>
</tr>
<tr>
<td>login (n., adj.)</td>
<td>log in, log-in</td>
</tr>
<tr>
<td>lowercase</td>
<td>lower-case</td>
</tr>
<tr>
<td>MB</td>
<td>Mb, Mbyte</td>
</tr>
<tr>
<td>MC680x0</td>
<td>M68000, M68k</td>
</tr>
<tr>
<td>MC68020...</td>
<td>M68020, 68020...</td>
</tr>
</tbody>
</table>
Table B-1  **Spelling Conventions (cont'd)**

<table>
<thead>
<tr>
<th>Use...</th>
<th>Not...</th>
</tr>
</thead>
<tbody>
<tr>
<td>MS-DOS</td>
<td>MSDOS, MS DOS</td>
</tr>
<tr>
<td>motherboard</td>
<td>mother-board, mother board</td>
</tr>
<tr>
<td>multiprocessor</td>
<td>multi-processor</td>
</tr>
<tr>
<td>multitasking</td>
<td>multi-tasking</td>
</tr>
<tr>
<td>multi-user</td>
<td>multiuser</td>
</tr>
<tr>
<td>nonvolatile</td>
<td>non-volatile</td>
</tr>
<tr>
<td>nonzero</td>
<td>non-zero</td>
</tr>
<tr>
<td>on-board</td>
<td>on board, onboard</td>
</tr>
<tr>
<td>online</td>
<td>on-line</td>
</tr>
<tr>
<td>overrun</td>
<td>over-run, over run</td>
</tr>
<tr>
<td>overwrite</td>
<td>over-write, over write</td>
</tr>
<tr>
<td>PAL</td>
<td>pal</td>
</tr>
<tr>
<td>pathname</td>
<td>path name</td>
</tr>
<tr>
<td>plug-in</td>
<td>plugin</td>
</tr>
<tr>
<td>pop-up</td>
<td>popup</td>
</tr>
<tr>
<td>POSIX</td>
<td>Posix</td>
</tr>
<tr>
<td>preemptive</td>
<td>pre-emptive</td>
</tr>
<tr>
<td>printout</td>
<td>print-out</td>
</tr>
<tr>
<td>real-time, Real-time</td>
<td>realtime, Real-Time (even in titles)</td>
</tr>
<tr>
<td>reentrant</td>
<td>re-entrant</td>
</tr>
<tr>
<td>RSH</td>
<td>rsh</td>
</tr>
<tr>
<td>run-time, Run-time</td>
<td>runtime, Run-Time</td>
</tr>
<tr>
<td>SBus</td>
<td>S-Bus, Sbus</td>
</tr>
</tbody>
</table>
**Table B-1  Spelling Conventions (cont’d)**

<table>
<thead>
<tr>
<th>Use...</th>
<th>Not...</th>
</tr>
</thead>
<tbody>
<tr>
<td>scalable</td>
<td>scaleable</td>
</tr>
<tr>
<td>SCSI</td>
<td>Scsi, scsi</td>
</tr>
<tr>
<td>set up (v.)</td>
<td>set-up</td>
</tr>
<tr>
<td>setup (n., adj.)</td>
<td>set-up</td>
</tr>
<tr>
<td>shell script</td>
<td>shellscript</td>
</tr>
<tr>
<td>single-stepping</td>
<td>single stepping</td>
</tr>
<tr>
<td>standalone</td>
<td>stand-alone</td>
</tr>
<tr>
<td>start up (v.)</td>
<td>startup, start-up</td>
</tr>
<tr>
<td>startup (n., adj.)</td>
<td>start-up</td>
</tr>
<tr>
<td>STDIO</td>
<td>stdio</td>
</tr>
<tr>
<td>subclass</td>
<td>sub-class</td>
</tr>
<tr>
<td>subdirectory</td>
<td>sub-directory</td>
</tr>
<tr>
<td>SunOS</td>
<td>SUN OS</td>
</tr>
<tr>
<td>superclass</td>
<td>super-class</td>
</tr>
<tr>
<td>task ID</td>
<td>task id</td>
</tr>
<tr>
<td>Tcl</td>
<td>TCL, tcl</td>
</tr>
<tr>
<td>TFTP</td>
<td>tftp</td>
</tr>
<tr>
<td>that is</td>
<td>i.e.</td>
</tr>
<tr>
<td>timeout</td>
<td>time-out</td>
</tr>
<tr>
<td>timestamp</td>
<td>time stamp, time-stamp</td>
</tr>
<tr>
<td>TTY</td>
<td>tty</td>
</tr>
<tr>
<td>underrun</td>
<td>under-run, under run</td>
</tr>
<tr>
<td>UNIX</td>
<td>Unix</td>
</tr>
</tbody>
</table>
Acronyms

Define acronyms at first usage, except for widely recognized acronyms (see Table B-2). At first usage, give the full definition, followed by the acronym in parentheses, for example:

Internet Control Message Protocol (ICMP)

Do not use an apostrophe (’) to form the plural of an acronym. The plural of CPU is CPUs.

Table B-2  Common Acronyms

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>ASCII</td>
<td>American Standard Code for Information Interchange</td>
</tr>
<tr>
<td>ANSI</td>
<td>American National Standards Institute</td>
</tr>
<tr>
<td>CPU</td>
<td>Central Processing Unit</td>
</tr>
<tr>
<td>EOF</td>
<td>End-Of-File</td>
</tr>
<tr>
<td><em>fd</em></td>
<td>file descriptor</td>
</tr>
<tr>
<td>FTP</td>
<td>File Transfer Protocol</td>
</tr>
<tr>
<td>IP</td>
<td>Internal Protocol</td>
</tr>
</tbody>
</table>
B.3 Sections for Libraries and Subroutines

This section discusses special stylistic considerations for BSP library and subroutine documentation on a section-by-section basis.
In the examples that follow, mfr\&board means the manufacturer’s name plus the full model name of the board, as described in Board Names, p.145.

A template showing documentation for sysLib.c is provided in target/config/templateCPU/sysLib.c. Reference entries for libraries and subroutines always contain the sections shown in Table B-3 in the order shown; other sections can be included as needed.

<table>
<thead>
<tr>
<th>Table B-3 Sections for Libraries and Subroutines</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Section Name</strong></td>
</tr>
<tr>
<td>NAME</td>
</tr>
<tr>
<td>ROUTINES</td>
</tr>
<tr>
<td>SYNOPSIS</td>
</tr>
<tr>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>INCLUDE FILES</td>
</tr>
<tr>
<td>RETURNS</td>
</tr>
<tr>
<td>ERRNO</td>
</tr>
<tr>
<td>SEE ALSO</td>
</tr>
</tbody>
</table>

Special considerations for these sections are discussed below.

**NAME Section**

This section is generated automatically. The text is taken from the one-line title of the C file or the subroutine.
B Documentation Guidelines
B.3 Sections for Libraries and Subroutines

- **Libraries**

  Describe briefly what this collection of routines does. The hyphen must appear exactly as indicated (space-hyphen-space)—do not use backslashes or double hyphens. The general format is:

  nameLib.c - the such-and-such library

  For example:

  sysAlib.s - mfr&board system-dependent assembly routines
  sysLib.c - mfr&board system-dependent library

  Be sure to include the filename extension (.c, .s); but note that the apigen process strips it off so that it does not appear in the final reference entry.

- **Routines**

  For the one-line heading/definition, use the imperative mood and convey action. The general format is:

  name - do such and such

  For example:

  sysMemTop - get the address of the top of memory

  Do not include the subroutine parentheses in the heading; the apigen process adds them in so that they appear in the final reference entry.

  **NOTE:** The routine heading and definition must be limited to one line only.

**ROUTINES Section**

This section is generated automatically and lists all subroutines in the library that are not declared LOCAL, static, or marked NOMANUAL.

**SYNOPSIS Section**

**C Routines**

For a C routine, this section is the declaration. The section heading is generated automatically and the text is picked up from the declaration in the code, along with the short comments describing each parameter. In unusual cases where the code declaration is not appropriate, a SYNOPSIS section can be typed manually in the routine-header comment block. If apigen sees a manually entered SYNOPSIS, it replaces the one encountered in the routine code.
Tcl Procedures, Scripts, Commands

For Tcl procedures, scripts, and other commands, this section is the execution syntax; it must be typed manually, using the following conventions:

- Enter the calling syntax and parameters between the tags `\ss` and `\se`.
- Show parameters that are optional in square brackets.
- Use the bar character (|) to indicate “or”.
- Represent a variable list of arguments with three dots (...).
- Bracket arguments between angle brackets (< and >) when they are placeholders for user-supplied values.
- If angle brackets are meant to indicate redirection of standard input/output, surround them with space characters.

Example command or script input:

```
# SYNOPSIS
# \ss
# \se
```

Resulting output:

```
SYNOPSIS
```

DESCRIPTION Section

This section contains the overall description of the library or routine. Start the description with a sentence that begins *This library* or *This routine* as appropriate. Use the word *routine*, not *subroutine* or *function*. Do not repeat the module or routine name in this sentence; it has already been made clear in the NAME section. The remainder of the sentence should be a summary of what the library or routine does or provides and in more depth than the NAME line, if possible.

If no heading entry precedes it, you can omit the DESCRIPTION heading. This is true for both library and routine entries. However, if for example, there is a section that precedes what you intend to be the description (such as a manually typed SYNOPSIS section), the DESCRIPTION heading must be present or `apigen` will generate a warning.

Parameter Lists

The DESCRIPTION section of a routine or command should list and define all parameters. The automatically published routine declaration includes a short
comment for each parameter, which serves as a useful overview or memory jogger. However, these short comments are typically not sufficient for thorough documentation. The parameter list in the DESCRIPTION section should provide more information and detail.

Begin the parameter list with the word “Parameters” followed by a colon. Format the list with the item-list tags \is, \i, and \ie (for more information, see Item Lists (Definition Lists or Terms Lists), p. 163.) Each parameter should be identified with the \i tag, which should be followed by sentences explaining what it is, what it does, what sort of values it expects, and how it is used. To keep the input readable, separate each parameter item with a blank line. For example, consider the routine unixDiskDevCreate() with the following declaration:

```c
BLK_DEV * unixDiskDevCreate
{
    char * unixFile, /* name of the UNIX file */
    int bytesPerBlk, /* number of bytes per block */
    int blksPerTrack, /* number of blocks per track */
    int nBlocks /* number of blocks on this device */
}
```

The following shows how the parameters would be described in the DESCRIPTION section:

```plaintext
* Parameters:
* \is
* \i <unixFile>
* The name of the UNIX file for the disk device.
* \i <bytesPerBlk>
* The size of each logical block on the disk. If zero, 
* the default is 512.
* \i <blksPerTrack>
* The number of blocks on each logical track of the disk. 
* If zero, the count of blocks per track is set to <nBlocks>; 
* that is, the disk is defined as having only a single track. 
* \i <nBlocks>
* The size of the disk in blocks. If zero, a default size is used; 
* the default is calculated as the size of the UNIX disk divided by 
* the number of bytes per block.
* \ie

When generated, the above will appear as follows:

Parameters:

unixFile

The name of the UNIX file for the disk device.
bytesPerBlk
The size of each logical block on the disk. If zero, the default is 512.

blksPerTrack
The number of blocks on each logical track of the disk. If zero, the count of blocks per track is set to nBlocks; that is, the disk is defined as having only a single track.

nBlocks
The size of the disk in blocks. If zero, a default size is used; the default is calculated as the size of the UNIX disk divided by the number of bytes per block.

The text immediately following a parameter is a sentence fragment, not a complete sentence; however, it should start with a capital and end with a period. Do not start the sentence fragment with “specifies the...”; this is understood. Do not reiterate the name of the parameter. Do not omit articles (the words the, a, and an).

CORRECT: The name of the UNIX file for the disk device.
INCORRECT: Specifies the name of the UNIX file for the disk device.
INCORRECT: <unixFile> specifies the name of the UNIX file for the disk device.
INCORRECT: name of UNIX file for disk device.

Any subsequent definition text that follows the sentence fragment must consist of true complete sentences.

INCLUDE FILES Section
The subheading INCLUDE FILES should list relevant header files. Show include files only when users must #include them in their code explicitly to use the library. Required include files should be listed in both routine entries and library entries. For example:

INCLUDE FILES: sysLib.h

NOTE: If you do not list any include files, apigen will issue a warning. This can be safely ignored. refgen will not issue this warning.

RETURNS Section
- Include a RETURNS section in all subroutines. If there is no return value (as in the case of a void) simply type “N/A” without a period:

RETURNS: N/A
B  Documentation Guidelines
B.3  Sections for Libraries and Subroutines

- Mention only true returns in this section, not values copied to a buffer given as an argument. (However, do describe the latter in the DESCRIPTION section.)

- Despite the general rule of style, we do not treat return values as complete sentences; the subject and verb are understood. However, always start the return-value statement with a capital and end it with a period; and again, do not use abbreviated English. For example:

  RETURNS: The address of the top of memory.

- Keep return statements in present tense, even if the conditions that cause an ERROR or any other return value may be thought of as “past” once ERROR is returned.

  CORRECT:
  
  RETURNS: OK, or ERROR if memory is not available.

  INCORRECT:
  
  RETURNS: OK, or ERROR if memory was not available.

- In STATUS returns, ERROR must be followed by a qualifying statement. Always type a comma after “OK,” because it must be clear that the qualifier belongs to the ERROR condition and not the OK. For example:

  RETURNS: OK, or ERROR if memory is insufficient.

  In some cases the return value will be “OK, always” and “ERROR, always.”

- Do not preface lines of text with extra leading spaces. An input line whose first character is a space causes a fill break. In the past, some authors applied this technique in RETURNS sections to force line breaks for separate elements of a return—we do not follow this convention. For example:

  CORRECT:
  
  * RETURNS: OK, or ERROR if the tick rate is invalid or the timer cannot be set.

  INCORRECT:
  
  * RETURNS: OK, or ERROR
  * if the tick rate is invalid or
  * the timer cannot be set.

ERRNO or ERRORS Section

For C routines, include a list of all errno values set by this routine (but not values set by routines that it calls). For Tcl procedures, list all the error messages or error codes (or both, if necessary) raised in the procedure by the Tcl error command.
Format the list with the item-list tags \is, \i, and \ie (for more information, see Item Lists (Definition Lists or Terms Lists), p.163.) Tag each error name with the \i tag. For example:

```
\is
\i S_objLib_OBJ_ID_ERROR
<msgID> is invalid.
\i S_objLib_OBJ_Deleted
The message queue was deleted while waiting to receive a message.
\i S_objLib_OBJ_TIMEOUT
No messages were received in <timeout> ticks.
\ie
```

**SEE ALSO Section**

The SEE ALSO section is optional. For C routines and Tcl procedures, this section is output automatically and includes a reference to the parent library or module name. If the SEE ALSO section is entered explicitly in these cases, the parent name is added automatically to the list of references.

The SEE ALSO section should be the last section of a reference entry. Its purpose is to provide cross-references to other relevant documentation, other reference entries, other Wind River manuals, or non-Wind River documentation.

- Do not cross-reference manual section numbers using the UNIX parentheses-plus-number scheme:
  
  **CORRECT:**
  ```
  SEE ALSO: sysLib, vxTas()
  ```

  **INCORRECT:**
  ```
  SEE ALSO: sysLib(1), vxTas(2)
  ```

- Include cross-references to books by using apigen’s \tb tag. For more information about this tag, see Special Words, p.159. For example:

  ```
  SEE ALSO: someLib, anotherLib, someRoutine(),
  \tb Wind River Workbench User’s Guide,
  \tb Motorola MC68020 User’s Manual
  ```

  As this example illustrates, cross-references to other reference entries should come first; cross-references to books should follow.

  Note the commas at the ends of the first two lines in the above example; the comma is necessary because these references will be run together on output. Alternatively, you can separate the references with blank lines to keep each
book on a line by itself—this approach is preferable when there are three or more books.

B.4 Sections for target.ref

The target-information reference entry is generated from the file target.ref, located in the target/config/bspname directory. This file contains board-specific information necessary to run VxWorks. Table B-4 lists the subsections included in a typical target.ref file.

<table>
<thead>
<tr>
<th>Section Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>The name of the board</td>
</tr>
<tr>
<td>INTRODUCTION</td>
<td>Summary of scope and assumptions</td>
</tr>
<tr>
<td>FEATURES</td>
<td>Supported and unsupported features of the board</td>
</tr>
<tr>
<td>HARDWARE DETAILS</td>
<td>Driver and hardware details for the board</td>
</tr>
<tr>
<td>SPECIAL CONSIDERATIONS</td>
<td>Special features or restrictions</td>
</tr>
<tr>
<td>BOARD LAYOUT</td>
<td>The board layout in ASCII format</td>
</tr>
<tr>
<td>SEE ALSO</td>
<td>Cross-references to Wind River documentation.</td>
</tr>
<tr>
<td>BIBLIOGRAPHY</td>
<td>References to additional documentation</td>
</tr>
</tbody>
</table>

**NAME Section**

The information in the NAME section should all be on a single line and typed in single quotes as in the following example:

`mfr&board`

*mfr&board* stands for the manufacturer’s name plus the manufacturer’s name for the board model, as described earlier. For example:

`'Motorola MVME2603, MVME2604'`
INTRODUCTION Section

This section includes getting-started information, including subsections detailing ROM installation, boot ROM flash instructions, and jumper settings for VxWorks operation.

FEATURES Section

This section describes all the features of the board. Every feature should be identified under either the Supported Features or Unsupported Features subheadings. Each board configuration option should be considered a feature. A third subheading, Feature Interactions, describes how one feature or board configuration affects others.

HARDWARE DETAILS Section

This section discusses hardware elements and device drivers, such as serial, Ethernet, and SCSI devices. It also includes memory maps for each bus and lists of interrupt levels and/or vector numbers for each interrupting source.

SPECIAL CONSIDERATIONS Section

This section identifies the unique characteristics of the board. It includes all information needed by the user that does not fit in any other section.

For customers who have the BSP validation test suite, this section must also address known failures of tests in the test suite. Presumably the board either does not have a special feature or it implements it in a special manner. The BSP writer is responsible for documenting all exceptions noted during testing of the BSP. For more information on the validation test suite, see the VxWorks Hardware Interface Validation Guide.

BOARD LAYOUT Section

In this section, include some diagrammatic way of notifying users of the locations of serial and Ethernet connectors, jumpers and switches, the reset button, and other items relevant to getting the board working. The preferred method of providing this information is by using a detailed diagram or picture with the relevant connectors labelled. This is especially important for the console and Ethernet connectors. In cases where the connectors are stacked vertically, be sure to indicate which connector is the console; that is, the uppermost or lowermost D-9 connector. In target.nr files, this type of diagram is provided as an ASCII representation of the board. This is still an acceptable format, although a JPEG image is preferred.
Use the \bs and \be tags to display board diagrams. See the template BSP for guidelines on diagramming jumper positions.

SEE ALSO Section

For VxWorks 5.5 BSPs, this section always references the Setup and Startup chapter of the Tornado User’s Guide (VxWorks 6.0 BSPs do not include any automatic references). Other Wind River manuals can be referenced as necessary.

Use the \tb tag for titles of manuals. For example:

SEE ALSO:
\tb Tornado User’s Guide: Establishing Your Environment,
\tb VxWorks BSP Developer’s Guide

BIBLIOGRAPHY Section

This section references any additional technical manuals, data sheets, or supplements that the user should have at hand. Use the \tb tag for these references. (See Table B-5.) For example:

SEE ALSO:
\tb Motorola PowerPC 603 RISC Microprocessor User’s Manual,
\tb Motorola PowerPC Microprocessor Family: The Programming Environments

Note the commas at the ends of the first references in the above examples; the commas are necessary because these references will be run together on output. Alternatively, you can separate the references with blank lines to keep each book on a line by itself—this approach is preferable when there are three or more books.

B.5 Format and Style

This section describes apigen markup and text-input conventions. The formatting elements are few and straightforward. One of the goals of source-code documentation standards is to promote internal readability; minimal markup supports this.

To work with apigen, source modules and their documentation must be laid out in accordance with a few simple principles, following Wind River’s standard layout as described in the VxWorks Hardware Interface Validation Guide: Coding Conventions. Source-file text should fill out the full line width (80 characters maximum).
Formatting is controlled by special text markup, summarized in Table B-5. Some markup consists of format commands called tags, which begin with a backslash and are followed by letters. Some markup elements are inline; that is, they can appear anywhere in the line of text. Other markup elements must start in text column 1. Format tags, except \lib, always start in column 1. See the following note.

**NOTE:** For the purpose of describing documentation markup, “column 1” really means column 1 of text. In other words, where comment blocks are delineated with a comment indicator at the beginning of each line, such as a C routine, Tcl procedure, shell script, or C++ module, the first column is really the first character after the *+space, #+#space, or //+space. Thus, for example, in the doc header for a C routine “column 1” really means column 3.

<table>
<thead>
<tr>
<th>Location</th>
<th>Markup</th>
<th>Description</th>
<th>MangenEquiv.</th>
</tr>
</thead>
<tbody>
<tr>
<td>blank line</td>
<td>Paragraph separator.</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>col 1</td>
<td>initial spaces</td>
<td>Preserve all spaces and line breaks for this input line.</td>
<td>N/A</td>
</tr>
<tr>
<td>only</td>
<td>all capital letters</td>
<td>Section heading.</td>
<td>N/A</td>
</tr>
<tr>
<td>col 1</td>
<td>&amp;all-caps heading</td>
<td>Escape that prevents the special interpretation of an all-caps line as a heading. Suppressed when at the start of an input line, it otherwise generates a plain ampersand.</td>
<td>N/A</td>
</tr>
<tr>
<td>only</td>
<td>\h heading</td>
<td>Explicit section heading for use when lowercase characters are required.</td>
<td>N/A</td>
</tr>
<tr>
<td>col 1</td>
<td>\sh heading</td>
<td>Subheading, always mixed case with initial caps.</td>
<td>SS heading</td>
</tr>
<tr>
<td>only</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table B-5  Apigen Markup

<table>
<thead>
<tr>
<th>Location</th>
<th>Markup</th>
<th>Description</th>
<th>MangenEquiv.</th>
</tr>
</thead>
<tbody>
<tr>
<td>inline</td>
<td>‘text’ or ‘text’</td>
<td>Bold text, for literal names: filenames, commands, keywords, global variables, structure members, and so on. Text can be multiple words if on the same input line.</td>
<td>same</td>
</tr>
<tr>
<td>inline</td>
<td>&lt;text&gt;</td>
<td>Italic text, for arguments, placeholders, emphasis, special terms. Text can be multiple words if on the same input line.</td>
<td>same</td>
</tr>
<tr>
<td>inline</td>
<td>\lib {library}</td>
<td>This markup is for apigen only. Explicit markup for a library name if the name is non-standard (not nameLib, nameDrv, nameShow, nameSio, or if_name). This markup is available for apigen only.</td>
<td>N/A</td>
</tr>
<tr>
<td>col 1 only</td>
<td>\tb {booktitle}</td>
<td>The remainder of the line is a book title reference.</td>
<td>.I, .pG, .tG</td>
</tr>
<tr>
<td>inline</td>
<td>&lt; &gt; ' '</td>
<td>Plain characters &lt;, &gt;, ‘, and ‘.</td>
<td>N/A</td>
</tr>
<tr>
<td>inline</td>
<td>\</td>
<td>Plain character \ (backslash).</td>
<td>\e</td>
</tr>
<tr>
<td>col 1 only</td>
<td>\cs ... \ce</td>
<td>Code example or terminal session—preformatted display in fixed-width.</td>
<td>.CS ... .CE</td>
</tr>
<tr>
<td>col 1 only</td>
<td>\bs ... \be</td>
<td>Board diagram—preformatted display in reduced fixed-width.</td>
<td>.bS ... .bE</td>
</tr>
<tr>
<td>col 1 only</td>
<td>\ss ... \se</td>
<td>Syntax display—preformatted display in fixed-width font and containing markup.</td>
<td>.tS ... .tE</td>
</tr>
</tbody>
</table>
### Quotation Marks

If quotation marks really are necessary in text, always type a straight double-quote (" "). Do not form quotation marks with pairs of single quotes (an old troff convention).

### Dash

Form a dash by typing two successive hyphens. Do not separate the dash from text with space characters.

### Headings

Headings must be in all uppercase; **apigen** interprets either of the following types of input as a heading:

<table>
<thead>
<tr>
<th>Location</th>
<th>Markup</th>
<th>Description</th>
<th>MangenEquiv.</th>
</tr>
</thead>
<tbody>
<tr>
<td>col 1</td>
<td>\is\i</td>
<td>Item list, also known as a definition list. Each item is a word or phrase followed by an explanation starting on the next line.</td>
<td>.IP or .IP</td>
</tr>
<tr>
<td>only</td>
<td>\i item</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>\ie</td>
<td></td>
<td></td>
</tr>
<tr>
<td>col 1</td>
<td>\ml\m</td>
<td>Numbered or dash list (marker list).</td>
<td>.IP or .IP</td>
</tr>
<tr>
<td>only</td>
<td>\mark</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>\me</td>
<td></td>
<td></td>
</tr>
<tr>
<td>col 1</td>
<td>\ts\t</td>
<td>Table</td>
<td>.TS</td>
</tr>
<tr>
<td>only</td>
<td>...</td>
<td></td>
<td>...</td>
</tr>
<tr>
<td></td>
<td>\te</td>
<td></td>
<td>.TE</td>
</tr>
<tr>
<td>inline</td>
<td></td>
<td>Column delimiter in a table.</td>
<td>N/A</td>
</tr>
<tr>
<td>inline</td>
<td>|</td>
<td>The character</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>|</td>
<td>1 in a table.</td>
<td></td>
</tr>
<tr>
<td>col 1</td>
<td>&quot;</td>
<td>Comment, ignored by <strong>apigen</strong>.</td>
<td>N/A</td>
</tr>
</tbody>
</table>
B Documentation Guidelines

B.5 Format and Style

• A group of all-uppercase words on a line by itself. Underscores and numbers are also permitted. For example:

  THIS IS A HEADING
  This is the text that follows....

• A group of all-uppercase words at the start of a line and followed by a colon, optionally followed by non-heading text on the same line. For example:

  THIS IS A HEADING: This is the text that follows....

In special cases where such input should not be interpreted as a heading, the words can be preceded with \&. For example:

  \&THIS IS NOT A HEADING

Occasionally, it is necessary to include lowercase letters in a heading. For such exceptions, use the \h tag. For example:

  \h ARCHITECTURE NOTE FOR X86
  This is the text that follows....

Longer reference entries sometimes call for subheadings. Type subheadings in mixed-case on a separate line and apply the \sh tag. Capitalize words following standard capitalization practices for mixed-case headings.\(^1\) For example:

  \sh Title for a Subheading
  This is the text that follows...

Special Words

Literal Names of Commands, Global Variables, Files, and Other Elements

The literal names of many system elements are automatically made bold:

• words ending in an empty pair of parentheses (routine names)
• words ending in .c, .h, .o, and .tcl (file types)
• words ending in Lib, Drv, Show, or Sio (library names)
• words beginning with if_ (network interface library names)
• words in all uppercase with one or more underscore characters (constants)
• words that begin with S_ and end with an uppercase string (errno names)

Set off all other literal names with single quotes (‘). These include filenames, tools, commands, operators, C keywords, global variables, structure members, network interfaces, and so on.

---

1. Standard practice: always capitalize the first and last word, and capitalize all other words except articles, prepositions, short conjunctions (fewer than five letters), and the word to.
Example input:

When `semTake()` returns due to timeout, it sets `errno` to `S_objLib_OBJ_TIMEOUT` (defined in `objLib.h`).

Resulting output:

When `semTake()` returns due to timeout, it sets `errno` to `S_objLib_OBJ_TIMEOUT` (defined in `objLib.h`).

Some library names do not end in the standard suffixes listed above. Flag such names with the `\lib` tag. Note that unlike all other tags, the `\lib` tag can be inline. For example:

The interface between BSD IP and the MUX is described in `\lib ipProto`.

**Terminal Keys**

Enter the names of terminal keys in all uppercase. For example: `RETURN`, `ESC`. Prefix the names of control characters with `CTRL+`. For example: `CTRL+C`.

**Routine Names**

Include parentheses with all routine names. Do not separate the parentheses from the name with a space character (unlike the Wind River convention for code). Do not put a space between the parentheses.

**CORRECT:**

```
taskSpawn()
```

**INCORRECT:**

```
taskSpawn(), taskSpawn(), taskSpawn
```

Even routines generally construed as VxWorks or host shell “shell commands” must include the parentheses.

Note that there is one major exception to the parentheses rule: in the routine title, do not include the parentheses in the name of the routine being defined:

**CORRECT:**

```
/**********************************************************
 * xxxFunc - do such and such
```

**INCORRECT:**

```
/**********************************************************
 * xxxFunc() - do such and such
```

Avoid using the name of a routine (or library, command, or other facility) as the first word in a sentence. Names are case-specific and capitalization must never be changed.
Placeholder Text

A placeholder (also known as a text variable) is a word that represents a value that is to be supplied by the user, such as a command argument, routine parameter, or a portion of a directory path. Text variables are employed most frequently in syntax displays or pathnames. Surround placeholder words with the angle brackets < and >. In the following example, *hostOs* is a value supplied by the reader:

The script is located in the directory 'host/<hostOs>/bin'.

Resulting output:

The script is located in the directory host/hostOs/bin.

Parameters

When referring to routine parameters, treat them as placeholders; that is, bracket the argument name with the angle brackets < and >. For example, consider a routine `getName( )` with the following declaration:

```c
VOID getName
{
    int   tid, /* task ID */
    char  * pTname /* task name */
}
```

For the description, you might say something like the following:

This routine fetches the name associated with the specified task ID <tid> and copies it to <pTname>.

**NOTE:** Although C routine parameters are variables from the perspective of the code’s author, they are placeholders from the perspective of the user; therefore we format them as any other placeholder and apply angle brackets. Note, however, that global variables and structure members should be treated as literals, not placeholders; see *Literal Names of Commands, Global Variables, Files, and Other Elements*, p.159.

Book References

References to books or book chapters should be tagged with \tb, which sets them in italics. For more information about standards for book references, see *SEE ALSO Section*, p.152. Example input:

For more information, see the \tb VxWorks Programmer’s Guide: I/O System.

Resulting output:

For more information, see the VxWorks Programmer’s Guide: I/O System.
Cross-References to Other Reference Entries

Do not use the UNIX-style parentheses-plus-number scheme to cross-reference the documentation sections for libraries and routines:

CORRECT: \slsLib, \vxTas() 
INCORRECT: \slsLib(1), \vxTas(2)

Special Terms

When introducing or defining a special term, bracket the word in angle brackets (< and >) at first usage. In output, these words will appear in italics.

Emphasis

In general, avoid applying emphasis to words; a well-cast sentence should be sufficient to convey emphasis. However, if emphasizing a word is necessary, bracket it with the angle brackets (< and >). In output, these words will appear in italics. Never use uppercase to convey emphasis.

Table 3 Examples of Special Word Formatting

<table>
<thead>
<tr>
<th>Component</th>
<th>Input</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>library in title</td>
<td>sysLib.c</td>
<td>sysLib</td>
</tr>
<tr>
<td>library in text</td>
<td>sysLib</td>
<td>sysLib</td>
</tr>
<tr>
<td>name with .c extension</td>
<td>sysLib.c</td>
<td>sysLib.c</td>
</tr>
<tr>
<td>header file</td>
<td>objLib.h</td>
<td>objLib.h</td>
</tr>
<tr>
<td>routine in title</td>
<td>sysMemTop</td>
<td>sysMemTop()</td>
</tr>
<tr>
<td>routine in text</td>
<td>sysMemTop()</td>
<td>sysMemTop()</td>
</tr>
<tr>
<td>constant, option</td>
<td>INCLUDE_SCSI</td>
<td>INCLUDE_SCSI</td>
</tr>
<tr>
<td>other bold elements</td>
<td>‘errno’</td>
<td>errno</td>
</tr>
<tr>
<td>placeholder,</td>
<td>&lt;ptid&gt;</td>
<td>ptid</td>
</tr>
<tr>
<td>routine parameter</td>
<td></td>
<td></td>
</tr>
<tr>
<td>emphasis, special terms</td>
<td>&lt;must&gt;</td>
<td>must</td>
</tr>
</tbody>
</table>
Lists and Tables

**NOTE:** Do not use the `\cs` and `\ce` tags to build lists or tables.

**CAUTION:** Nesting of lists is not supported.

### Short Word Lists

A simple list of words or short phrases can be created simply by putting each word on a line by itself and indenting it with space characters. Any line that begins with a space causes a line break to be preserved for that line only. The line remains part of the paragraph, and so no vertical space is added.

Example input:

```
The first three words in the international phonetic alphabet are:
    alpha
    bravo
    charlie
```

Resulting output:

```
The first three words in the international phonetic alphabet are:
    alpha
    bravo
    charlie
```

Do not use this mechanism for line items that contain more than three words.

### Item Lists (Definition Lists or Terms Lists)

*Item lists*, also known a *definition lists* and *terms lists*, are lists of special elements—parameters, constants, routines, commands, and so on—and their descriptions. Introduce an item list with the `\is` tag. Tag each item name with the `\i` tag, and type the description on the following line. End the list with `\ie`. To preserve the readability of the input, separate each item with a blank line; the items are separated by blank space in the output, regardless. Example input:

```
\is
\i 'FIODISKFORMAT'
Formats the entire disk with appropriate hardware track and sector marks. No file system is initialized on the disk by this request.

\i 'FIODISKINIT'
Initializes a DOS file system on the disk volume.
\ie
```
Resulting output:

**FIODISKFORMAT**
Formats the entire disk with appropriate hardware track and sector marks. No file system is initialized on the disk by this request.

**FIODISKINIT**
Initializes a DOS file system on the disk volume.

**Marker Lists (Dash or Numbered Lists)**

Use the marker list tags to create lists with a specified “mark,” typically a number or hyphen (*apigen* does not recognize any symbol for a bullet or en- or em-dash). Introduce a marker list with the `\ml` tag. Tag each number or hyphen with the `\m` tag, and type the text on the following line. End it with `\me`.

Example input:

```
\ml
\m 1.
Design the program.
\m 2.
Write the code.
\m 3.
Test the system.
\me
```

Resulting output:

1. Design the program.
2. Write the code.
3. Test the system.

**Tables**

Start a table with the `\ts` tag and end it with `\te`. The following conventions describe how tables should be formatted:

- Tables have a heading section and a body section; these are delimited by a horizontal line containing only the characters - (hyphen), + (plus), and | (pipe or bar).

- Table columns are delimited with the bar (|) character. To output a literal | character, escape it with a backslash (\`). Align columns visually so that input is easy to read and maintain.

- A newline marks the end of a row in either the heading or body.
Example input:

```plaintext
<table>
<thead>
<tr>
<th>Key</th>
<th>Name</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>&amp;</td>
<td>ampersand</td>
<td>bitwise AND</td>
</tr>
<tr>
<td></td>
<td>pipe / bar</td>
<td>bitwise OR</td>
</tr>
<tr>
<td>#</td>
<td>pound sign</td>
<td>bitwise NAND</td>
</tr>
</tbody>
</table>
```

Resulting output:

```plaintext
Key | Name    | Meaning      
----|---------|--------------|
&   | ampersand | bitwise AND  |
| | pipe / bar | bitwise OR    |
#  | pound sign | bitwise NAND |
```

### Code Examples, Syntax Displays, and Diagrams

#### Code Examples

Display code or terminal input/output with the `\cs` and `\ce` tags.

Text between these tags is interpreted as preformatted text; therefore, markup such as angle brackets (`<` and `>`) and backslashes (`\`) is not interpreted, but passed through as typed. Thus markup characters must not be escaped with a backslash.

The one exception is that `//` and `@/` are converted to `/*` and `*/`. In C files, all example comments should be bracketed with `//` and `@/`. C compilers are generally unfriendly toward nested comments.

Code displays should be indented by four spaces from column 1. The following example shows how a code example would appear in a C routine section:

```c
/* Get file status information */

struct stat statStruct;
fd = open ("file", READ);
status = ioctl (fd, FIOFSTATGET, &statStruct);

/*
Resulting output:

```c
/* Get file status information */

struct stat statStruct;
fd = open ("file", READ);
status = ioctl (fd, FIOFSTATGET, &statStruct);
```
Because backslashes are not interpreted as an escape in `cs` blocks, the backslash itself must *not* be escaped. For example:

```
cs
  -> copy < DOS1:\subdir\file1
ce
```

Resulting output:

```
  -> copy < DOS1:\subdir\file1
```

The `cs` and `ce` tags can also serve as a general mechanism for creating ASCII diagrams.

**Command Syntax**

Set off command syntax (for example, in shell scripts or Tcl procedures) with the `ss` and `se` tags. Although nearly the same as a `cs` block, the `ss` block gives different results. In contrast to `cs`, angle-bracket markup (< and >) is interpreted within an `ss` block, as long as the angle brackets surround and touch a word. Example input:

```
ss
deflate < <infile> > <outfile>
se
```

Resulting output:

```
deflate < infile > outfile
```

**Board Diagrams**

Board diagrams are required for the BOARD LAYOUT section of a BSP’s `target.ref` file.

In VxWorks 5.5, board diagrams are typically provided in plain-text format. Bracket plain-text board diagrams with the `bs` and `be` tags. Start a diagram with `bs`; end it with `be`.

For VxWorks 6.0 BSPs, you strongly are encouraged to include a JPEG image file in place of the plain-text board diagram (although the plain-text style is still acceptable). If you include an image file, Wind River provides the following guidelines:

- Include your image in a `/images` directory in your BSP directory.
- Label the location of the console port, network port, and power socket in your image.
NOTE: The image notation should include text describing the port as well as a circle (in white or black) surrounding the port or an arrow (in white or black) pointing to the connector.

- If ports are stacked, be sure that your notation includes a description of which port is the relevant one (for example, “serial console (top connector)”).
- Do not label jumper locations in your image unless your board is not silk-screened or the silk-screen does not include jumper labels.

To include your JPEG image in the HTML output of the target.ref file, use the IMAGE apigen directive. For more information, see Graphics, p. 167.

NOTE: VxWorks 5.5 users can also include a JPEG image in place of the plain-text diagram as described above. However, the IMAGE directive is not available in refgen, so you must include a text reference to the location of the JPEG file manually.

**Graphics**

VxWorks 6.0 users can insert graphics files using the directive `\IMAGE filename`. If the output format is HTML, this image file is inserted into an `<img>` tag. If the output format is anything else, the file is referenced by name in the text. The path of `filename` must be relative to the directory containing the source file. Currently this directive is used only in BSP target.ref files. Examples:

```
\IMAGE images/board.jpg
\IMAGE images/switches.gif
```

**B.6 Directives**

Directives are apigen controls for special non-formatting actions, such as including information from other files, hiding internal information, or overriding default behavior. This section provides information about the apigen directives available for BSP documentation.

Directives must begin in column 1, and must be the only text on the line. All directives begin with a backslash and the remaining letters are in upper case.
The backslash is a significant deviation from refgen, apigen’s predecessor. Most refgen directives required no backslash. However, the backslash requirement makes the markup considerably more resistant to ambiguities.

NOTE: For backward compatibility, directives that were supported by refgen are by default converted internally to the new form, and thus still work. However, they should be changed when encountered and avoided in future work.

The directives recognized by apigen are summarized in Table B-6. Details are provided in the sections that follow.

### Table B-6 Summary of apigen Directives

<table>
<thead>
<tr>
<th>Directive Name</th>
<th>Usage</th>
</tr>
</thead>
<tbody>
<tr>
<td>\IMAGE filename</td>
<td>Include an image (a reference to an image file) in the output—normally used only for BSP board diagrams. This directive is available for apigen only.</td>
</tr>
<tr>
<td>\INTERNAL [title]</td>
<td>Do not print the following title and section unless the -internal flag is specified when apigen is executed. If no title is given, the title is “INTERNAL”.</td>
</tr>
<tr>
<td>\NOMANUAL</td>
<td>Do not generate this routine or library entry unless the -internal flag is specified.</td>
</tr>
<tr>
<td>\TITLE name - shortdescription</td>
<td>Overrides the file’s title line. Typically used only in target.ref files. This directive must include a backslash in both apigen and refgen.</td>
</tr>
</tbody>
</table>

### Blocking Text from Publication

The following directives can be used to prevent the publication of specified sections of text. In all cases, the masking action can be overridden by running apigen with the -internal flag. This flag permits all content to be generated, including C routines declared static or LOCAL, which are masked automatically. The -internal flag is typically given to generate documentation for company-internal code reviews.
Note that these directives should not be used to suppress the publication of an entire file. The standard way to prevent a file from being processed is to omit it from the Wind River makefile variable `DOC_FILES`.

```
\INTERNAL [title]
```
This directive specifies that the following section is internal documentation and should not be output. An internal section ends with the next heading or the end of the comment block. If `title` is specified, it becomes the section title if `apigen` is run with `-internal`; otherwise the section title is “INTERNAL”.

Examples:

```
\INTERNAL
\INTERNAL IMPLEMENTATION DETAILS
```

```
\NOMANUAL
```
This directive suppresses the entire comment block of a routine or library in which it occurs. Routines that are declared `static` or `LOCAL` are automatically `\NOMANUAL`. If all routines in a library are `\NOMANUAL`, `static`, or `LOCAL`, the ROUTINES section of the library entry will be generated with the message “No user-callable routines”.

Use of this directive in a library section is rare. Putting `\NOMANUAL` in a library section does not make its routines internal. The standard way to prevent an entire file from being processed is to omit it from a makefile variable.

Example:

```
/**************************************************************************
* stateReset - reset the state machine
* This routine returns the internal state to its initial state.
* It should not be called by users.
* ...
* \NOMANUAL
*/
```

Although the `\NOMANUAL` line will be interpreted regardless of where it appears, the standard practice is to place it at the end of the comment block.

Other Overrides

```
\TITLE name - shortdescription
```
The `\TITLE` directive replaces a file’s title line (the title in the file’s first comment block) with whatever follows the directive. Currently it is used exclusively in BSPs to give the file a more descriptive name than `target.ref`. The
new name is used in searching for possible hyperlinks to the output file, but
does not affect the name of the output file. Example:

\TITLE pc386/486 - BSP for PC 386/486

**NOTE:** This directive must include the backslash in both `apigen` and `refgen`.

### Including Image Files

The `\IMAGE` directive provides a means for including an image from another file.

```
\IMAGE filename
```

This directive specifies an image file. If the output format is HTML, this image
file is inserted into an `<img>` tag. If the output format is anything else, the file
is referenced by name in the text. The path of `filename` must be relative to the
directory containing the source file. Typically this directive is used only in the
target.ref files of BSPs. Examples:

```
\IMAGE images/board.jpg
\IMAGE images/switches.gif
```

**NOTE:** This directive is available in `apigen` only.

---

### B.7 Converting target.nr Files

Beginning with VxWorks 6.0, the target-information file has a new name and a new
format. The file `target.nr` has been renamed `target.ref` and is formatted with `apigen`
markup language instead of `nroff`/`troff` markup.

In a UNIX installation of VxWorks, you can convert existing `target.nr` files by
running the shell script `mg2ref` as follows:

```
% /host/host/bin/mg2ref target.nr
```

This will generate a `target.ref` file in the current directory.

In a Windows installation of VxWorks, you can convert existing `target.nr` files by
running the Tcl script `mg2ref.tcl` as follows:

```
c:\> host\x86-win32\bin\mg2ref.bat target.nr
```
This will generate a `target.ref` file in the current directory.

The resulting `target.ref` files will require some cleanup, however minimal. Tables will always require that columns be manually aligned using the column delimiter (pipe character, `|`). If the `target.nr` included nroff-style column format commands, these will be left behind and must be removed manually.

In addition, `mg2ref` also leaves a `\TITLE` directive just below the initial comment block. Both `apigen` and `refgen` create the NAME line based on information from the `\TITLE` directive, if it exists, or information from line 1 of the file, if `\TITLE` does not exist. A manually typed NAME section is never used.

Always inspect the `target.ref` generated by `mg2ref` and test your changes by running it through `apigen`.

For backward compatibility, the makefile system for generating VxWorks 6.0 BSP documentation is set up to look first for `target.ref`; if `target.ref` is not found, it will instead process `target.nr`.

## B.8 Generating Reference Entries

This section discusses the mechanics of generating BSP documentation: the files and tools used, the text formatting tags, and the makefile system used to process documentation from source code to printable reference entries.

### Files

Filename extensions indicate the following types of files:

- `.s` assembly-language source files.
- `.c` C-language source files.
- `.ref` text file containing `apigen` markup.
- `.nr` text file containing `mangen` markup (no longer used)
- `.html` generated HTML file.

`target/config/bspname`

This directory contains the C and assembly sources and documentation sources for a particular BSP; `bspname` is a directory name reflecting the maker
and model of the board. For example: mv2603 = Motorola MVME2603. The files relevant to documentation are:

**Makefile**
Master makefile for building BSP and VxWorks modules. Three constants must be defined for documentation: TARGET_DIR, VENDOR, and BOARD. See *Processing*, p. 173, for more information.

**sysLib.c**
Library of board-dependent C routines.

**target.ref**
Source for the target-information reference entry, containing general information about a board’s installation requirements or capabilities as they relate to VxWorks. Note that this file replaces the target.nr file of previous releases; however, BSP makefiles beginning with VxWorks 5.5 can also recognize and process target.nr files for backward compatibility. If both files exist, the make system gives precedence to target.ref.

**docs/*bspname**
The generated HTML reference-entry files for BSPs are output to the docs/extensions/eclipse/plugins/com.windriver.ide.doc.vxworks_6.0/vxworks_bsp_api_reference_6.0/*bspname directory for VxWorks 6.0 (or the docs/vxworks/bsp/*bspname directory in VxWorks 5.5). All files are generated from the source files in target/config/*bspname by the make process, which runs apigen (or refgen -mg for VxWorks 5.5). The files are:

**bspname.html**
Target-information reference entry generated from target.ref (or target.nr). As shown in the following example, you must include /target.ref after bspname to generate this file correctly:

```
bspname/target.ref - BSP target specific documentation
```

**sysLib.html**
Reference entry for sysLib.c.

**libIndex.html**
Index of the BSP’s library-level reference entries.

**rtnIndex.html**
Index of the BSP’s routine reference entries.

**sysTffs.html** (optional, VxWorks 6.0 only)
Reference entries for TrueFFS, if installed.
Tools

**host/host/bin/apigen**
The apigen tool is a Perl script (refgen is a Tcl script) that generates HTML files from specially formatted source code, which may be C language modules, assembly language modules, target.ref files, or target.nr files. The command-line syntax and options for apigen are summarized in the reference entry.

## Processing

The steps below describe how to generate BSP documentation using the makefiles based on the templates delivered with the VxWorks.

1. In **target/config/bspname**, check for the existence of the three required constants in **Makefile**:
   ```
   TARGET_DIR
   target directory name (bspname). For example: “mv2603”
   VENDOR
   vendor name. For example: “Motorola”
   BOARD
   board model name. For example: “MVME2600”
   ```

2. Generate the reference entries by running the following command in the BSP directory:
   ```
   make man
   ```
   This does the following:
   - Builds an appropriate depend.bsname.
   - Runs sysLib.c through the C preprocessor to collect any drivers included by #include directives.
   - Runs sysTffs.c through the C preprocessor (if applicable).
   - Runs apigen (or refgen -mg) on sysLib.c (output of the previous step) and target.ref (or target.nr if no target.ref is present).

   **NOTE:** refgen requires the -mg option for backward compatibility in case there are files with old-style nroff markup.

   - Distributes HTML reference entries to the appropriate docs directories.
The flow chart in Figure B-1 shows how the make process distributes BSP reference entries in the docs directory.

**Figure B-1  Production Flow for BSP Documentation**

**target/config/bspname**

- target.ref
- sysLib.c
- sysTffs.c

**docs/.../bspname**

- bspname.html
- sysLib.html
- libIndex.html
- rtnIndex.html
- sysTffs.html
Symbols

_romInit( ) 8
_sysInit( ) 8, 24

A

adding other timers 73
ambaTimer.c 108
apigen tool 173
architecture considerations 14
avoiding common problems 50

B

board initialization 56
board support package (BSP)
  see BSP
boards
  see target hardware
boot image 11
boot ROMs 77
boot sequence 7–20
  configurations 11
  overview 8
  step-by-step 15

---

BOOTCONFIG 21
bootConfig.c
  BOOTCONFIG 21
BOOTINIT 21
bootInit.c 27
  BOOTINIT 21
    romStart( ) 27, 61
breakpoints 126
  setting an initial breakpoint 128
BSP
  architecture considerations 14
  common problems 50
  components 20–43
  configuration options 52
  debugging 44
  description 2
  development environment 43
  development process 3
  documentation 26, 29, 98
  drivers 52
  finalizing 72
  getting a minimal kernel running 56
  hardware considerations 42
  optional routines 42
  reference entries, writing 138
  required macros 39
  routines 32
  support for optional devices 99
  time required for development 3
### VxWorks

**BSP Developer's Guide, 6.0**

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>BSP development process</td>
<td>3</td>
</tr>
<tr>
<td>time required</td>
<td>3</td>
</tr>
<tr>
<td>BSP directories</td>
<td>3</td>
</tr>
<tr>
<td>vtsLogs</td>
<td>23</td>
</tr>
<tr>
<td>BSP files</td>
<td>3</td>
</tr>
<tr>
<td>bootInit.c</td>
<td>27</td>
</tr>
<tr>
<td>bspname.h</td>
<td>21, 23</td>
</tr>
<tr>
<td>config.h</td>
<td>21, 23</td>
</tr>
<tr>
<td>configAll.h</td>
<td>27</td>
</tr>
<tr>
<td>Makefile</td>
<td>23</td>
</tr>
<tr>
<td>README</td>
<td>22</td>
</tr>
<tr>
<td>romInit.s</td>
<td>25</td>
</tr>
<tr>
<td>sysALib.s</td>
<td>24</td>
</tr>
<tr>
<td>sysDev.c</td>
<td>26</td>
</tr>
<tr>
<td>sysLb.c</td>
<td>25</td>
</tr>
<tr>
<td>target.nr</td>
<td>26</td>
</tr>
<tr>
<td>target.ref</td>
<td>26</td>
</tr>
<tr>
<td>usrConfig.c</td>
<td>28</td>
</tr>
<tr>
<td>BSP macros</td>
<td>39</td>
</tr>
<tr>
<td>BSP_REV</td>
<td>40</td>
</tr>
<tr>
<td>BSP_VER_1_2</td>
<td>40</td>
</tr>
<tr>
<td>BSP_VERSION</td>
<td>40</td>
</tr>
<tr>
<td>LOCAL_MEM_SIZE</td>
<td>41</td>
</tr>
<tr>
<td>RAM_HIGH_ADRS</td>
<td>40</td>
</tr>
<tr>
<td>BSP routines</td>
<td>42</td>
</tr>
<tr>
<td>optional</td>
<td>42</td>
</tr>
<tr>
<td>required routines</td>
<td>42</td>
</tr>
<tr>
<td>sysBspRev()</td>
<td>33</td>
</tr>
<tr>
<td>sysClkDisable()</td>
<td>33</td>
</tr>
<tr>
<td>sysClkEnable()</td>
<td>33</td>
</tr>
<tr>
<td>sysClkInit()</td>
<td>33</td>
</tr>
<tr>
<td>sysClkRateGet()</td>
<td>33</td>
</tr>
<tr>
<td>sysClkRateSet()</td>
<td>33</td>
</tr>
<tr>
<td>sysHwInit()</td>
<td>36</td>
</tr>
<tr>
<td>sysHwInit2()</td>
<td>36</td>
</tr>
<tr>
<td>sysMemTop()</td>
<td>34</td>
</tr>
<tr>
<td>sysModel()</td>
<td>35</td>
</tr>
<tr>
<td>sysNvRamGet()</td>
<td>36</td>
</tr>
<tr>
<td>sysNvRamSet()</td>
<td>36</td>
</tr>
<tr>
<td>sysSerialChanGet()</td>
<td>36</td>
</tr>
<tr>
<td>sysSerialHwInit()</td>
<td>36</td>
</tr>
<tr>
<td>sysSerialHwInit2()</td>
<td>36</td>
</tr>
<tr>
<td>sysToMonitor()</td>
<td>37</td>
</tr>
<tr>
<td>BSP_REV</td>
<td>40</td>
</tr>
<tr>
<td>BSP_VER_1_2</td>
<td>40</td>
</tr>
</tbody>
</table>

---

**BSP_VERSION** | 40

**bspname.h** | 21, 23

**building a VxWorks image** | 69

**bus interface support** | 77

---

**C**

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>cache</td>
<td>74, 133</td>
</tr>
<tr>
<td>timing issues</td>
<td>134</td>
</tr>
<tr>
<td>cache support</td>
<td>75</td>
</tr>
<tr>
<td>custom</td>
<td>75</td>
</tr>
<tr>
<td>cacheLibInit()</td>
<td>75</td>
</tr>
<tr>
<td>callbackInstall()</td>
<td>105</td>
</tr>
</tbody>
</table>

**coding conventions**

- filename extensions | 171
- common problems
  - cache and MMU | 133
  - conflicts between virtual and physical memory | 135
  - reusing code | 135
  - volatile variables | 135
- compiler
  - choosing a | 48
- config.h | 23
- BSP_REV | 40
- BSP_VER_1_2 | 40
- BSP_VERSION | 40
- LOCAL_MEM_SIZE | 41
- RAM_HIGH_ADRS | 40
- configAll.h | 27

**creating additional diagnostic routines** | 62

---

**D**

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
</table>
| data address in virtual memory environments | 113
| data coherency problems | 112
| DATASEGPAD | 21
| dataSegPad.c | DATASEGPAD | 21
### Index

**debugging**  44
- advanced techniques  126
- basic techniques  116
- breakpoints  126
- forever loop  129
- in-circuit emulator (ICE)  46
- logic analyzer  46
- on-chip debugging (OCD)  45
- oscilloscope  46
- ROM emulator  45
- ROM monitor  45
- ROM-based image initialization code  61
- stages of BSP debugging  115
- system-mode debugging techniques  67
- using LEDs  44, 117
- using NVRAM  44
- WDB agent  47
- with LEDs  57, 121

**derived files**
- images  28
- development environment  43
- common problems  132

**device drivers**
- generic  102
- interrupt controller  70

**diagnostic routines**  62

**direct memory access (DMA)**
- see DMA

**DMA**  70, 74, 113

**document terminology**  4

**documentation**  26
- make man  26, 29
- target.nr  26
- target.ref  29

**documentation guidelines**
- reference entries  138

**documenting your BSP**  26

**downloading**
- path  49
- images  69
- an image  49

**E**

**enabling cache and MMU**  74

**endian configurations**  15

**Ethernet devices**  99
- MAC address  101

**executing**
- kernelInit()  19
- romInit()  15
- romStart()  16
- sysInit()  16
- usrInit()  17
- usrRoot()  19

**executing as a task**  19

**F**

**fast back-to-back transmissions (FBB)**  80

**FBB**
- see fast back-to-back transmissions

**files**
- bootInit.c  27
- bspname.h  23
- config.h  23
- configAll.h  27
- hex  69, 118
- Makefile  23
- README  22
- romInit.s  25
- S-record  69
- sysALib.s  24
- sysDev.c  26
- sysLib.c  25
- target.nr  26
- target.ref  26
- usrConfig.c  28

**finalizing your BSP**  72

**finding addresses in the flash image**  118

**finding code block addresses**  118

**finding interrupt sources**  66

**finding symbol addresses**  117

**forever loop**  129
H

header files
  bsname.h  23
  config.h  23
  configAll.h  27

I

ICE  46
IDE  48
image types  28
  vxWorks  77
in-circuit emulator (ICE)
  see ICE
include files  21
INCLUDE_MMU_FULL  75
initialization
  generic  65
  RAM  64
interrupt controllers  70
interrupts
  finding the source of  66
  intLock()  53
ioctl()  104
ISRs  70

J

JTAG  45

K

kernel  56
kernelInit()  19, 65
  executing  19
kprintf()  44, 63

L

latency timer  81
LEDs  57, 117, 121
  debugging with  44
LOCAL_MEM_LOCAL_ADRS  50
LOCAL_MEM_SIZE  41
logic analyzer  46

M

m8260Timer.c  108
macros  39
  BOOTCONFIG  21
  BOOTINIT  21
  BSP_REV  40
  BSP_VER_1_2  40
  BSP_VERSION  40
  DATASEGPAD  21
  LOCAL_MEM_SIZE  41
  RAM_HIGH_ADRS  40
make man  26, 29
Makefile  23
  macros  39
  RAM_HIGH_ADRS  40
  required constants  173
memory initialization  57
mg2ref script (converting target.nr)  170
MMU  74, 113, 133
multi-function devices  111
multi-mode serial drivers  103

N

NetROM  50, 69
non-maskable interrupts (NMI)  53, 68
non-volatile memory  109
NVRAM  74, 109
  debugging with  44
  see also non-volatile memory
nvRamToFlash.c
  sysFlashGet()  74
sysFlashSet() 74

O
objdump 117
OCD 45, 126
on-chip debugging (OCD)
   see OCD
one-shot timer 107
   examples 108
OS image 11
outConsole() 63

P
PCI
   autoconfiguration 78
   automatic interrupt binding 83
   base addressing 84
      16-bit I/O space 85
      32-bit I/O space 85
   32-bit memory space, non-prefetchable 84
   32-bit memory space, prefetchable 84
   bus support 77
   cache line size 83
   configuration example 89
   custom bridge initialization 86
   delay before initialization 87
   error messages 82
   fast back-to-back transmissions 80
   latency timer 81
   optional routines 88
   roll call routine 87
   show routines 95
PCI Bus Specification 2.1 77
PCI_AUTO_INT_ROUTE_GET 83
PCI_AUTO_INT_ROUTE_SET 83
PCI_BRIDGE_POST_CONFIG_FUNC_SET 87
PCI_BRIDGE_PRE_CONFIG_FUNC_SET 86
PCI_CACHE_SIZE_GET 83
PCI_CACHE_SIZE_SET 83
PCI_INCLUDE_FUNC_SET 88
PCI_INT_ASSIGN_FUNC_SET 89
PCI_IO16_LOC_SET 86
PCI_IO16_SIZE_GET 86
PCI_IO16_SIZE_SET 86
PCI_IO32_LOC_SET 85
PCI_IO32_SIZE_GET 85
PCI_IO32_SIZE_SET 85
PCI_MAX_LATENCY_FUNC_SET 81
PCI_MEM32_LOC_SET 84
PCI_MEM32_SIZE_GET 84
PCI_MEM32_SIZE_SET 84
PCI_MEMIO32_LOC_SET 84
PCI_MEMIO32_SIZE_GET 85
PCI_MEMIO32_SIZE_SET 85
pciAutoCfg.c 77
pciConfigShow.c 77
pciConfigTopoShow() 95
pciDeviceShow() 96
pciHeaderShow() 96
pciIntLib.c 77
pollInput() 105
pollOutput() 105
position-independent code (PIC) 133
post-processed compiler output 123
power management 107

Q
quiescent state 3, 65

R
RAM initialization 64
RAM_HIGH_ADRS 40
README 22
real-time processes (RTPs) 136
reference entries 138
   generating 171
   Makefile constants, required 173
   target.ref 153
   written style 138
refgen tool 173

179
required macros 39
  see also macros, BSP macros
required routines 32
  see also routines
reusing code 135
ROM emulator 45
ROM monitor 45
ROM-based image type initialization 61
romInit() 6, 15, 25, 61
  executing 15
romInit.s 25, 51
  romInit() 25, 61
romStart() 16, 27, 61
  executing 16
  see also bootInit.c
routines 32
diagnostic 62
optional 42
romInit() 6
sysBspRev() 33
sysClkDisable() 33
sysClkEnable() 33
sysClkInit() 33
sysClkRateGet() 33
sysClkRateSet() 33
sysHwInit() 6, 36
sysHwInit2() 6, 19, 36
sysMemTop() 34
sysModel() 35
sysNvRamGet() 36
sysNvRamSet() 36
sysOneShotDisable() 107
sysOneShotEnable() 107
sysOneShotInit() 108
sysSerialChanGet() 36
sysSerialHwInit() 36
sysSerialHwInit2() 36
sysToMonitor() 37

S

scaling RAM size 110

SCSI
cables and termination 112

SCSI-2 devices 112
serial drivers 71, 106
setting hardware to a quiescent state 65
SIO drivers 103
  see serial drivers
source files 21
starting the WDB agent before the kernel 66
support for DMA driver model 70
support for optional devices 99
troubleshooting and debugging 112
sysALib.s 24, 51
  __sysInit() 24
  sysInit() 64
sysAtaInit() 101
sysBspRev() 32, 33
sysCache.c 75
sysCacheLock() 76
sysCacheLockLib.c 75
  sysCacheLock() 76
  sysCacheUnlock() 76
  sysL2CacheLock() 76
  sysL2CacheUnlock() 76
sysCacheUnlock() 76
sysClkConnect() 32
sysClkDisable() 32, 33
sysClkEnable() 32, 33
sysClkInit() 32, 33
sysClkRateGet() 32, 33
sysClkRateSet() 32, 33
sysDev.c 26
sysFlashGet() 74
sysFlashSet() 74
sysHwInit() 6, 32, 36, 65
sysHwInit2() 6, 19, 32, 36
sysIbcInit() 101
sysInit() 16, 64
  executing 16
sysL2CacheInit() 101
sysL2CacheLock() 76
sysL2CacheUnlock() 76
sysLib.c 25
  sysHwInit() 65
sysMemTop() 32, 34, 110
sysModel() 32, 35
sysNvRamGet()  32, 36, 74, 109
sysNvRamSet()  32, 36, 74, 109
sysOneShotDisable()  107
sysOneShotEnable()  107
sysOneShotInit()  108
sysPciAutoConfig()  78
sysPciAutoconfigInclude()  78
sysPciAutoConfigIntAssign()  78
sysPciAutoconfigIntrAssign()  78
sysPciAutoconfigPostEnumBridgeInit()  78
sysPciAutoconfigPreEnumBridgeInit()  78
sysPciConfig()  78
dsPciHostBridgeInit()  78
dsPciInByte()  79
dsPciInLong()  79
dsPciInWord()  79
dsPciOutByte()  79
dsPciOutLong()  79
dsPciOutWord()  79
dsPciRead16()  79
dsPciRead32()  79
dsPciRollCallRtn()  78
dsPciWrite16()  79
dsPciWrite32()  79
dsPhysMemTop()  35
sysSerialChanGet()  32, 36
sysSerialHwInit()  32, 36
sysSerHerInit2()  32, 36
system-mode debugging techniques  67
sysTffsInit()  101
sysToMonitor()  32, 37

timers  106
    auxiliary clock driver  73
    timestamp driver  73
txStartup()  105

U

USB bus interface  98
USER_D_CACHE_MODE  75
USER_I_CACHE_MODE  75
usrConfig.c  28
    usrIni()  28, 65
    usrRoot()  28, 66
usrIni()  17, 28, 65
execting  17
usrMmuInit()  75
usrRoot()  19, 28, 66

V

verifying operating system components in the
    image  123
VME bus interface  97
vmLib  111
VTS  23
vtsConsole.txt  23
vtsLogs  23
VxWorks
    image types  28
    vxWorks  77
    VxWorks bus analyzer  47

W

WDB agent  47
    starting the WDB agent before the kernel  66
writing initialization code  51